SPRUIX1B October 2022 – April 2024 TMS320F2800132 , TMS320F2800133 , TMS320F2800135 , TMS320F2800137
The timing diagram shown in Figure 19-10 shows an SPI data transfer between two devices using a character length of five bits with the SPICLK being symmetrical.
The timing diagram with SPICLK asymmetrical (Figure 19-7) shares similar characterizations with Figure 19-10 except that the data transfer is one LSPCLK cycle longer per bit during the low pulse (CLKPOLARITY = 0) or during the high pulse (CLKPOLARITY = 1) of the SPICLK.
Figure 19-10 is applicable for 8-bit SPI only and is not for C28x devices that are capable of working with 16-bit data. The figure is shown for illustrative purposes only.