SPRUIX1B October 2022 – April 2024 TMS320F2800132 , TMS320F2800133 , TMS320F2800135 , TMS320F2800137
Table 3-10 shows the clock connections sorted by the clock domain and Table 3-11 shows the clock connections sorted by the module name.
Clock Domain | Module Name |
---|---|
CPUCLK | FPU |
TMU | |
SYSCLK | ePIE |
Mx RAMs | |
LSx RAMs | |
Flash | |
Boot ROM | |
GPIO Input Sync and Qual | |
WD | |
XINT | |
DCSM | |
PLLSYSCLK | CPU |
NMIWD | |
PERx.SYSCLK | Timer0 - 2 |
DCC0 | |
ePWM1 - 7 | |
eCAP1 - 2 | |
eQEP1 | |
ADCA, C | |
CMPSS1 | |
CMPSS_LITE2 - 4 | |
I2CA - B | |
CANA | |
HRCAL | |
EPG | |
PERx.LSPCLK | SCIA - C |
SPIA | |
WDCLK (INTOSC1) | Watchdog Timer |
Module Name | Clock Domain |
---|---|
ADCA, C | PERx.SYSCLK |
Boot ROM | SYSCLK |
CANA | PERx.SYSCLK |
CMPSS1 | PERx.SYSCLK |
CMPSS_LITE2 - 4 | PERx.SYSCLK |
CPU | PLLSYSCLK |
CPU Timers (0 - 2) | PERx.SYSCLK |
DCC0 | PERx.SYSCLK |
DCSM | SYSCLK |
eCAP1 - 2 | PERx.SYSCLK |
ePIE | SYSCLK |
ePWM1 - 7 | PERx.SYSCLK |
eQEP1 | PERx.SYSCLK |
EPG | PERx.SYSCLK |
Flash | SYSCLK |
FPU | CPUCLK |
GPIO Input Sync and Qual | SYSCLK |
I2CA - B | PERx.SYSCLK |
LSx RAMs | SYSCLK |
Mx RAMs | SYSCLK |
NMIWD | PLLSYSCLK |
SCIA - C | PERx.LSPCLK |
SPIA | PERx.LSPCLK |
TMU | CPUCLK |
Watchdog Timer | WDCLK (INTOSC1) |