SPRZ454B February 2018 – September 2024 TDA2P-ABZ , TDA2P-ACD
DSS LCD/DPI Out Field Reversal in Interlaced RGB Mode
High
Interlaced RGB is not supported on DSS DPI outputs (VOUT1/2/3) because the VSYNC signal's polarity is noncompliant.
Some monitors that are fully compliant will exhibit display artifacts. However, there are some monitors which accept the noncompliant signal without artifacts.
Use Interlaced YUV mode with embedded sync (BT.656, BT.1120).
SR 1.0
AM574x: 1.0
DRA75xP, DRA74xP, DRA77xP, DRA76xP: 1.0
TDA2Px: 1.0
AM576x: 1.0