SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
The user can configure the TDC state machine to:
This is equivalent to specifying a time-out. For details, see AUX_TDC:SATCFG in Section 20.8.5.
Configure AUX_TDC:TRIGCNTLOAD and set AUX_TDC:TRIGCNTCFG.EN to enable the internal stop-counter while the TDC state machine is IDLE.
To override the current value of the internal stop-counter during a TDC conversion, write AUX_TDC:TRIGCNT. Any readback of this register must be handled with care because the stop-counter can decrement while the user reads it. In this case, the user may read a value of 1 while there are no stop events left to ignore. The TDC measurement will ignore any updates of the stop-counter in this case. To safely update the stop-counter during a TDC conversion, the update must happen when AUX_TDC:TRIGCNT > 1.