SWCU194 March 2023 CC1314R10 , CC1354P10 , CC1354R10 , CC2674P10 , CC2674R10
The Cortex®-M33 processor has a fixed default memory map that provides up to 4 GB of addressable memory. Figure 4-1 shows the Cortex®-M33 processor memory map.
The processor reserves regions of the Private peripheral bus (PPB) address range for core peripheral. The peripherals and their addresses are listed in Table 4-1.
Address | Core Peripheral | Link |
---|---|---|
0xE000E010 - 0xE000E01C | System Timer (SysTick) | Arm® Cortex®-M33 Device Generic User Guide |
0xE000E100 - 0xE000E400 | Nested Vectored Interrupt Controller (NVIC) | Arm® Cortex®-M33 Device Generic User Guide |
0xE000ECFC - 0xE000ED8C | System Control Block (SCB) | Arm® Cortex®-M33 Device Generic User Guide |
0xE0001000 - 0xE0001FFC | Data watchpoint and trace (DWT) | Arm® Cortex®‑M33 Processor Technical Reference Manual |
0xE0002000 - 0xE0002FFC | Flash Patch and Breakpoint (FPB) | Arm® Cortex®‑M33 Processor Technical Reference Manual |
0xE0000000 - 0xE0000FFC | Instrumentation Trace Macrocell (ITM) | Arm® Cortex®‑M33 Processor Technical Reference Manual |
0xE00FF000 - 0xE00FFFFC | ROM table | |
0xE0040000 - 0xE0040FFC | Trace Port Interface Unit (TPIU) | Arm® Cortex®‑M33 Processor Technical Reference Manual |
0xE000ED90 - 0xE000EDC4 | Memory Protection Unit (MPU) | Arm® Cortex®-M33 Device Generic User Guide |
0xE000EDD0 - 0xE000EDE8 | Security Attribution Unit (SAU) | Arm® Cortex®-M33 Device Generic User Guide |