SWCU194 March 2023 CC1314R10 , CC1354P10 , CC1354R10 , CC2674P10 , CC2674R10
In this scenario the user:
Figure 20-19 shows the scenario for synchronous counter start – ignore 0 stop events.
Table 20-27 lists the associated timing requirements for this scenario.
Description | Label | Requirement |
---|---|---|
Minimum high time | t_minH | 42 ns |
Minimum low time | t_minL | 126 ns |
Minimum delay | t_d | 21 ns |