SWCU194 March 2023 CC1314R10 , CC1354P10 , CC1354R10 , CC2674P10 , CC2674R10
Table 7-4 lists the system clock descriptions and possible sources and Figure 7-5 shows the system clock muxing.
Clock | Description | Possible sources |
---|---|---|
SCLK_LF | Low frequency clock
|
Selectable in DDI_0_OSC:CTL0.SCLK_LF_SRC_SEL |
SCLK_MF | Medium frequency clock
| 2-MHz RC oscillator |
SCLK_HF | High frequency clock
|
Selectable in DDI_0_OSC:CTL0.SCLK_HF_SRC_SEL |
SCLK_LF_AUX | Used for low-power comparator in AUX_PD (COMP_B) and as clock to the recharge comparator in REFSYS | Same as SCLK_LF |
ACLK_ADC | Used as clock source for ADC | Same as SCLK_HF/2 |
ACLK_REF | Used as start and stop source for time-to-digital converter (TDC) |
Selectable in DDI_0_OSC:CTL0.ACLK_REF_SRC_SEL |
ACLK_TDC | Used as clock for TDC |
Selectable in DDI_0_OSC:CTL0.ACLK_TDC_SRC_SEL |
CLK_DCDC | High frequency clock
|
Selectable in DDI_0_OSC:CTL0.CLK_DCDC_SRC_SEL |