SWRZ073C May 2017 – May 2021 IWR1642
Occasional Failures Observed During Calibration of the Radar Subsystem
IWR1642 ES1.0 and IWR1642 ES2.0
Rare occurrences of failures have been observed in the Dual-Clock Comparator (DCC) module, as a result the APLL or Synthesizer may report a failure.
Workaround #1:
Any APLL calibration failure needs to be responded with a reset cycle.
or
Workaround #2:
Any SYNTH calibration failure reported by the BSS will require an RFinit.