SWRZ075D May 2017 – December 2020 AWR1443
Occasional Failures Observed During Calibration of the Radar Subsystem
AWR1443 ES1.0, AWR1443 ES2.0, and AWR1443 ES3.0
Rare occurrences of failures have been observed in the Dual-Clock Comparator (DCC) module, as a result the APLL or Synthesizer may report a failure.
Workaround #1:
Any APLL calibration failure needs to be responded with a reset cycle.
or
Workaround #2:
Any SYNTH calibration failure reported by the BSS will require an RFinit.