SWRZ159 April   2024 IWRL6432AOP

 

  1.   1
  2. 1Introduction
  3. 2Device Nomenclature
  4. 3Device Markings
  5. 4Advisory to Silicon Variant / Revision Map
  6. 5Known Design Exceptions to Functional Specifications
    1. 5.1  ANA #51
    2. 5.2  ANA#54
    3. 5.3  DIG #1
    4. 5.4  DIG #3
    5. 5.5  DIG #4
    6. 5.6  DIG #5
    7. 5.7  DIG #6
    8. 5.8  DIG #8
    9. 5.9  DIG #9
    10. 5.10 DIG #10
    11. 5.11 DIG #14
    12. 5.12 DIG #15
    13. 5.13 DIG #16
  7. 6Trademarks
  8.   Revision History

DIG #1

ePWM: Glitch during Chopper mode of operation

Revision(s) Affected

IWRL6432AOPES2.0

Details

During chopper mode operation, a glitch may be observed on the ePWMA and ePWMB output signals from the ePWM module.

Workaround

If the use case is impacted by a glitch, it is recommended to disable the PWM chopper control function by setting the LPRADAR:APP_PWM:PCCTL:CHPEN register bit to 0.

The below table shows the Register Address for above workaround.

Bits

Name

Address

0

LPRADAR:APP_PWM:PCCTL:CHPEN0X57F7 FC3C