SWRZ159 April   2024 IWRL6432AOP

 

  1.   1
  2. 1Introduction
  3. 2Device Nomenclature
  4. 3Device Markings
  5. 4Advisory to Silicon Variant / Revision Map
  6. 5Known Design Exceptions to Functional Specifications
    1. 5.1  ANA #51
    2. 5.2  ANA#54
    3. 5.3  DIG #1
    4. 5.4  DIG #3
    5. 5.5  DIG #4
    6. 5.6  DIG #5
    7. 5.7  DIG #6
    8. 5.8  DIG #8
    9. 5.9  DIG #9
    10. 5.10 DIG #10
    11. 5.11 DIG #14
    12. 5.12 DIG #15
    13. 5.13 DIG #16
  7. 6Trademarks
  8.   Revision History

ANA#54

RX ADC saturation risk because of TX to RX coupling

Revision(s) Affected:

IWRL6432AOPES2.0

Description:

There is limited isolation between Tx and Rx on this device which can cause ADC saturation depending on Tx power backoff, Rx gain setting, chirp slope and HPF cutoff frequency configurations.

Workaround(s):

Please refer to Tx back off and Rx gain recommendation for xWRL6432AOP to avoid ADC saturation.