ZHCS488K October 2011 – December 2018 AM3351 , AM3352 , AM3354 , AM3356 , AM3357 , AM3358 , AM3359
PRODUCTION DATA.
TI only supports board designs that follow the guidelines outlined in this document. Table 7-45 and Figure 7-38 show the switching characteristics and timing diagram for the DDR2 memory interface.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(DDR_CK)
tc(DDR_CKn) |
Cycle time, DDR_CK and DDR_CKn | 3.75 | 8(1) | ns |