ZHCSDS3C May 2015 – April 2018 ADS52J90
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |
---|---|---|---|---|---|---|
TEMPERATURE | ||||||
TA | Ambient | –40 | 85 | °C | ||
SUPPLIES | ||||||
V(AVDD_1P8) | 1.8-V analog supply voltage | 1.7 | 1.8 | 1.9 | V | |
V(DVDD_1P8) | 1.8-V digital supply voltage | 1.7 | 1.8 | 1.9 | V | |
V(DVDD_1P2) | 1.2-V digital supply voltage | 1.15 | 1.2 | 1.25 | V | |
ANALOG INPUT | ||||||
V(INx) | Voltage range at analog input pins | VCM – 0.5 | VCM + 0.5 | V | ||
VIN(CM) | Input common-mode range at analog input pins | 0.7 | 0.8 | 0.9 | V | |
VIN(FS) | Input differential full-scale voltage | 2 | VPP | |||
FIN | Analog input frequency range(1) | 0 | 70 | MHz | ||
ANALOG OUTPUT | ||||||
I(VCM) | External loading on VCM pin | ±50-mV change in VCM | 100 | µA | ||
CLOCK INPUT | ||||||
fS | System clock frequency | 16-input mode, 10-bit ADC resolution | 5 | 100 | MSPS | |
16-input mode, 12-bit ADC resolution | 5 | 80 | ||||
16-input mode, 14-bit ADC resolution | 5 | 65 | ||||
32-input mode, 10-bit ADC resolution | 5 | 100 | ||||
32-input mode, 12-bit ADC resolution | 5 | 80 | ||||
32-input mode, 14-bit ADC resolution | 5 | 65 | ||||
8-input mode, 10-bit ADC resolution | 10 | 200 | ||||
VCLKP – VCLKM | Differential clock amplitude | Sine-wave, ac-coupled | 0.7 | VPP | ||
LVPECL, ac-coupled | 1.6 | |||||
LVDS, ac-coupled | 0.35 | 0.7 | ||||
VCLKP | Single-ended clock amplitude | LVCMOS on CLKP with CLKM grounded | 1.8 | VPP | ||
Input clock duty cycle | 40% | 50% | 60% | |||
DIGITAL INPUTS | ||||||
VIH | Digital input minimum, high level | 0.75 × DVDD_1P8 | 1.8 | V | ||
VIL | Digital input maximum, low level | 0 | 0.25 × DVDD_1P8 | V | ||
DIGITAL OUTPUT (LVDS) | ||||||
RLOAD | Differential load resistance | Between DOUTP and DOUTM | 100 | Ω | ||
DIGITAL OUTPUT (CML) | ||||||
RCML | Load resistance from each CML output to a common mode | 50 | Ω |