ZHCSE36E August 2015 – September 2024 LMK03328
PRODUCTION DATA
The EEPROM map is shown in Table 9-2. There are 6 EEPROM pages and the common EEPROM bits are shown first. Any bit from 11 to 344 that is labeled as "RESERVED" must be read first, with the read value rewritten to the location. Addresses 0 to 10 are not customer writable. These addresses are written automatically by the device. If using a custom configuration, use TICS Pro to determine the values to write in addresses 11 to 344.
Byte # | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
---|---|---|---|---|---|---|---|---|
0 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | 1 |
1 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
2 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
3 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
4 | NVMSCRC[7] | NVMSCRC[6] | NVMSCRC[5] | NVMSCRC[4] | NVMSCRC[3] | NVMSCRC[2] | NVMSCRC[1] | NVMSCRC[0] |
5 | NVMCNT[7] | NVMCNT[6] | NVMCNT[5] | NVMCNT[4] | NVMCNT[3] | NVMCNT[2] | NVMCNT[1] | NVMCNT[0] |
6 | RESERVED | 1 | 1 | 1 | 1 | RESERVED | 1 | 1 |
7 | 1 | 1 | RESERVED | 1 | 1 | 1 | 1 | RESERVED |
8 | 1 | 1 | 1 | 1 | RESERVED | 1 | 1 | 1 |
9 | 1 | RESERVED | 1 | 1 | 1 | 1 | RESERVED | 1 |
10 | 1 | 1 | 1 | RESERVED | 1 | 1 | 1 | 1 |
11 | TARGETADR_GPIO1_SW[7] | TARGETADR_GPIO1_SW[6] | TARGETADR_GPIO1_SW[5] | TARGETADR_GPIO1_SW[4] | TARGETADR_GPIO1_SW[3] | RESERVED | RESERVED | RESERVED |
12 | EEREV[7] | EEREV[6] | EEREV[5] | EEREV[4] | EEREV[3] | EEREV[2] | EEREV[1] | EEREV[0] |
13 | SYNC_AUTO | SYNC_MUTE | AONAFTERLOCK | PLLSTRTMODE | AUTOSTRT | LOL1_MASK | LOS1_MASK | CAL1_MASK |
14 | LOL2_MASK | LOS2_MASK | CAL2_MASK | SECTOPRI1_MASK | SECTOPRI2_MASK | LOL1_POL | LOS1_POL | CAL1_POL |
15 | LOL2_POL | LOS2_POL | CAL2_POL | SECTOPRI1_POL | SECTOPRI2_POL | INT_AND_OR | INT_EN | STAT1_SHOOT_THRU_LIMIT |
16 | STAT0_SHOOT_THRU_LIMIT | STAT1_HIZ | STAT0_HIZ | STAT1_OPEND | STAT0_OPEND | CH3_MUTE_LVL[1] | CH3_MUTE_LVL[0] | CH2_MUTE_LVL[1] |
17 | CH2_MUTE_LVL[0] | CH1_MUTE_LVL[1] | CH1_MUTE_LVL[0] | CH0_MUTE_LVL[1] | CH0_MUTE_LVL[0] | CH7_MUTE_LVL[1] | CH7_MUTE_LVL[0] | CH6_MUTE_LVL[1] |
18 | CH6_MUTE_LVL[0] | CH5_MUTE_LVL[1] | CH5_MUTE_LVL[0] | CH4_MUTE_LVL[1] | CH4_MUTE_LVL[0] | CH_7_MUTE | CH_6_MUTE | CH_5_MUTE |
19 | CH_4_MUTE | CH_3_MUTE | CH_2_MUTE | CH_1_MUTE | CH_0_MUTE | STATUS1_MUTE | STATUS0_MUTE | DIV_7_DYN_DLY |
20 | DIV_6_DYN_DLY | DIV_5_DYN_DLY | DIV_4_DYN_DLY | DIV_23_DYN_DLY | DIV_01_DYN_DLY | DETECT_MODE_SEC[1] | DETECT_MODE_SEC[0] | DETECT_MODE_PRI[1] |
21 | DETECT_MODE_PRI[0] | LVL_SEL_SEC[1] | LVL_SEL_SEC[0] | LVL_SEL_PRI[1] | LVL_SEL_PRI[0] | RESERVED | RESERVED | RESERVED |
22 | RESERVED | RESERVED | RESERVED | XOOFFSET_STEP1[9] | XOOFFSET_STEP1[8] | XOOFFSET_STEP1[7] | XOOFFSET_STEP1[6] | XOOFFSET_STEP1[5] |
23 | XOOFFSET_STEP1[4] | XOOFFSET_STEP1[3] | XOOFFSET_STEP1[2] | XOOFFSET_STEP1[1] | XOOFFSET_STEP1[0] | XOOFFSET_STEP2[9] | XOOFFSET_STEP2[8] | XOOFFSET_STEP2[7] |
24 | XOOFFSET_STEP2[6] | XOOFFSET_STEP2[5] | XOOFFSET_STEP2[4] | XOOFFSET_STEP2[3] | XOOFFSET_STEP2[2] | XOOFFSET_STEP2[1] | XOOFFSET_STEP2[0] | XOOFFSET_STEP3[9] |
25 | XOOFFSET_STEP3[8] | XOOFFSET_STEP3[7] | XOOFFSET_STEP3[6] | XOOFFSET_STEP3[5] | XOOFFSET_STEP3[4] | XOOFFSET_STEP3[3] | XOOFFSET_STEP3[2] | XOOFFSET_STEP3[1] |
26 | XOOFFSET_STEP3[0] | XOOFFSET_STEP5[9] | XOOFFSET_STEP5[8] | XOOFFSET_STEP5[7] | XOOFFSET_STEP5[6] | XOOFFSET_STEP5[5] | XOOFFSET_STEP5[4] | XOOFFSET_STEP5[3] |
27 | XOOFFSET_STEP5[2] | XOOFFSET_STEP5[1] | XOOFFSET_STEP5[0] | XOOFFSET_STEP6[9] | XOOFFSET_STEP6[8] | XOOFFSET_STEP6[7] | XOOFFSET_STEP6[6] | XOOFFSET_STEP6[5] |
28 | XOOFFSET_STEP6[4] | XOOFFSET_STEP6[3] | XOOFFSET_STEP6[2] | XOOFFSET_STEP6[1] | XOOFFSET_STEP6[0] | XOOFFSET_STEP7[9] | XOOFFSET_STEP7[8] | XOOFFSET_STEP7[7] |
29 | XOOFFSET_STEP7[6] | XOOFFSET_STEP7[5] | XOOFFSET_STEP7[4] | XOOFFSET_STEP7[3] | XOOFFSET_STEP7[2] | XOOFFSET_STEP7[1] | XOOFFSET_STEP7[0] | XOOFFSET_STEP8[9] |
30 | XOOFFSET_STEP8[8] | XOOFFSET_STEP8[7] | XOOFFSET_STEP8[6] | XOOFFSET_STEP8[5] | XOOFFSET_STEP8[4] | XOOFFSET_STEP8[3] | XOOFFSET_STEP8[2] | XOOFFSET_STEP8[1] |
31 | XOOFFSET_STEP8[0] | XOOFFSET_SW[9] | XOOFFSET_SW[8] | XOOFFSET_SW[7] | XOOFFSET_SW[6] | XOOFFSET_SW[5] | XOOFFSET_SW[4] | XOOFFSET_SW[3] |
32 | XOOFFSET_SW[2] | XOOFFSET_SW[1] | XOOFFSET_SW[0] | RESERVED | RESERVED | 1 | RESERVED | 1 |
33 | 1 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | 1 |
34 | 1 | RESERVED | RESERVED | 1 | 1 | RESERVED | RESERVED | RESERVED |
35 | RESERVED | RESERVED | RESERVED | 1 | 1 | RESERVED | RESERVED | 1 |
36 | RESERVED | 1 | RESERVED | 1 | RESERVED | RESERVED | 1 | RESERVED |
37 | RESERVED | RESERVED | PLL2_POR_SLOW | RESERVED | RESERVED | RESERVED | PLL1_POR_SLOW | RESERVED |
38 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
EEPROM_PAGE=0, 1, 2, 3, 4, 5 | ||||||||
39, 90, 141, 192, 243, 294 | CH_0_1_MUX | OUT_0_SEL[1] | OUT_0_SEL[0] | OUT_0_MODE1[1] | OUT_0_MODE1[0] | OUT_0_MODE2[1] | OUT_0_MODE2[0] | OUT_1_SEL[1] |
40, 91, 142, 193, 244, 295 | OUT_1_SEL[0] | OUT_1_MODE1[1] | OUT_1_MODE1[0] | OUT_1_MODE2[1] | OUT_1_MODE2[0] | OUT_0_1_DIV[7] | OUT_0_1_DIV[6] | OUT_0_1_DIV[5] |
41, 92, 143, 194, 245, 296 | OUT_0_1_DIV[4] | OUT_0_1_DIV[3] | OUT_0_1_DIV[2] | OUT_0_1_DIV[1] | OUT_0_1_DIV[0] | CH_2_3_MUX | OUT_2_SEL[1] | OUT_2_SEL[0] |
42, 93, 144, 195, 246, 297 | OUT_2_MODE1[1] | OUT_2_MODE1[0] | OUT_2_MODE2[1] | OUT_2_MODE2[0] | OUT_3_SEL[1] | OUT_3_SEL[0] | OUT_3_MODE1[1] | OUT_3_MODE1[0] |
43, 94, 145, 196, 247, 298 | OUT_3_MODE2[1] | OUT_3_MODE2[0] | OUT_2_3_DIV[7] | OUT_2_3_DIV[6] | OUT_2_3_DIV[5] | OUT_2_3_DIV[4] | OUT_2_3_DIV[3] | OUT_2_3_DIV[2] |
44, 95, 146, 197, 248, 299 | OUT_2_3_DIV[1] | OUT_2_3_DIV[0] | CH_4_MUX[1] | CH_4_MUX[0] | OUT_4_SEL[1] | OUT_4_SEL[0] | OUT_4_MODE1[1] | OUT_4_MODE1[0] |
45, 96, 147, 198, 249, 300 | OUT_4_MODE2[1] | OUT_4_MODE2[0] | OUT_4_DIV[7] | OUT_4_DIV[6] | OUT_4_DIV[5] | OUT_4_DIV[4] | OUT_4_DIV[3] | OUT_4_DIV[2] |
46, 97, 148, 199, 250, 301 | OUT_4_DIV[1] | OUT_4_DIV[0] | CH_5_MUX[1] | CH_5_MUX[0] | OUT_5_SEL[1] | OUT_5_SEL[0] | OUT_5_MODE1[1] | OUT_5_MODE1[0] |
47, 98, 149, 200, 251, 302 | OUT_5_MODE2[1] | OUT_5_MODE2[0] | OUT_5_DIV[7] | OUT_5_DIV[6] | OUT_5_DIV[5] | OUT_5_DIV[4] | OUT_5_DIV[3] | OUT_5_DIV[2] |
48, 99, 150, 201, 252, 303 | OUT_5_DIV[1] | OUT_5_DIV[0] | CH_6_MUX[1] | CH_6_MUX[0] | OUT_6_SEL[1] | OUT_6_SEL[0] | OUT_6_MODE1[1] | OUT_6_MODE1[0] |
49, 100, 151, 202, 253, 304 | OUT_6_MODE2[1] | OUT_6_MODE2[0] | OUT_6_DIV[7] | OUT_6_DIV[6] | OUT_6_DIV[5] | OUT_6_DIV[4] | OUT_6_DIV[3] | OUT_6_DIV[2] |
50, 101, 152, 203, 254, 305 | OUT_6_DIV[1] | OUT_6_DIV[0] | CH_7_MUX[1] | CH_7_MUX[0] | OUT_7_SEL[1] | OUT_7_SEL[0] | OUT_7_MODE1[1] | OUT_7_MODE1[0] |
51, 102, 153, 204, 255, 306 | OUT_7_MODE2[1] | OUT_7_MODE2[0] | OUT_7_DIV[7] | OUT_7_DIV[6] | OUT_7_DIV[5] | OUT_7_DIV[4] | OUT_7_DIV[3] | OUT_7_DIV[2] |
52, 103, 154, 205, 256, 307 | OUT_7_DIV[1] | OUT_7_DIV[0] | PLL2CMOSPREDIV[1] | PLL2CMOSPREDIV[0] | PLL1CMOSPREDIV[1] | PLL1CMOSPREDIV[0] | STATUS1MUX[1] | STATUS1MUX[0] |
53, 104, 155, 206, 257, 308 | STATUS0MUX[1] | STATUS0MUX[0] | CMOSDIV0[7] | CMOSDIV0[6] | CMOSDIV0[5] | CMOSDIV0[4] | CMOSDIV0[3] | CMOSDIV0[2] |
54, 105, 156, 207, 258, 309 | CMOSDIV0[1] | CMOSDIV0[0] | CMOSDIV1[7] | CMOSDIV1[6] | CMOSDIV1[5] | CMOSDIV1[4] | CMOSDIV1[3] | CMOSDIV1[2] |
55, 106, 157, 208, 259, 310 | CMOSDIV1[1] | CMOSDIV1[0] | CH_7_PREDRVR | CH_6_PREDRVR | CH_5_PREDRVR | CH_4_PREDRVR | CH_3_PREDRVR | CH_2_PREDRVR |
56, 107, 158, 209, 260, 311 | CH_1_PREDRVR | CH_0_PREDRVR | STATUS1SLEW[1] | STATUS1SLEW[0] | STATUS0SLEW[1] | STATUS0SLEW[0] | SECBUFSEL[1] | SECBUFSEL[0] |
57, 108, 159, 210, 261, 312 | PRIBUFSEL[1] | PRIBUFSEL[0] | INSEL_PLL2[1] | INSEL_PLL2[0] | INSEL_PLL1[1] | INSEL_PLL1[0] | CLKMUX_BYPASS | XO_DLYCTRL[3] |
58, 109, 160, 211, 262, 313 | XO_DLYCTRL[2] | XO_DLYCTRL[1] | XO_DLYCTRL[0] | SECBUFGAIN | PRIBUFGAIN | PLL1RDIV[2] | PLL1RDIV[1] | PLL1RDIV[0] |
59, 110, 161, 212, 263, 314 | PLL1MDIV[4] | PLL1MDIV[3] | PLL1MDIV[2] | PLL1MDIV[1] | PLL1MDIV[0] | PLL2RDIV[2] | PLL2RDIV[1] | PLL2RDIV[0] |
60, 111, 162, 213, 264, 315 | PLL2MDIV[4] | PLL2MDIV[3] | PLL2MDIV[2] | PLL2MDIV[1] | PLL2MDIV[0] | PLL1_P[2] | PLL1_P[1] | PLL1_P[0] |
61, 112, 163, 214, 265, 316 | PLL1_SYNC_EN | PLL1_PDN | PLL1_VM_BYP | PRI_D | PLL1_CP[3] | PLL1_CP[2] | PLL1_CP[1] | PLL1_CP[0] |
62, 113, 164, 215, 266, 317 | PLL1_NDIV[11] | PLL1_NDIV[10] | PLL1_NDIV[9] | PLL1_NDIV[8] | PLL1_NDIV[7] | PLL1_NDIV[6] | PLL1_NDIV[5] | PLL1_NDIV[4] |
63, 114, 165, 216, 267, 318 | PLL1_NDIV[3] | PLL1_NDIV[2] | PLL1_NDIV[1] | PLL1_NDIV[0] | PLL1_NUM[21] | PLL1_NUM[20] | PLL1_NUM[19] | PLL1_NUM[18] |
64, 115, 166, 217, 268, 319 | PLL1_NUM[17] | PLL1_NUM[16] | PLL1_NUM[15] | PLL1_NUM[14] | PLL1_NUM[13] | PLL1_NUM[12] | PLL1_NUM[11] | PLL1_NUM[10] |
65, 116, 167, 218, 269, 320 | PLL1_NUM[9] | PLL1_NUM[8] | PLL1_NUM[7] | PLL1_NUM[6] | PLL1_NUM[5] | PLL1_NUM[4] | PLL1_NUM[3] | PLL1_NUM[2] |
66, 117, 168, 219, 270, 321 | PLL1_NUM[1] | PLL1_NUM[0] | PLL1_DEN[21] | PLL1_DEN[20] | PLL1_DEN[19] | PLL1_DEN[18] | PLL1_DEN[17] | PLL1_DEN[16] |
67, 118, 169, 220, 271, 322 | PLL1_DEN[15] | PLL1_DEN[14] | PLL1_DEN[13] | PLL1_DEN[12] | PLL1_DEN[11] | PLL1_DEN[10] | PLL1_DEN[9] | PLL1_DEN[8] |
68, 119, 170, 221, 272, 323 | PLL1_DEN[7] | PLL1_DEN[6] | PLL1_DEN[5] | PLL1_DEN[4] | PLL1_DEN[3] | PLL1_DEN[2] | PLL1_DEN[1] | PLL1_DEN[0] |
69, 120, 171, 222, 273, 324 | PLL1_DTHRMODE[1] | PLL1_DTHRMODE[0] | PLL1_ORDER[1] | PLL1_ORDER[0] | PLL1_LF_R2[5] | PLL1_LF_R2[4] | PLL1_LF_R2[3] | PLL1_LF_R2[2] |
70, 121, 172, 223, 274, 325 | PLL1_LF_R2[1] | PLL1_LF_R2[0] | PLL1_LF_C1[2] | PLL1_LF_C1[1] | PLL1_LF_C1[0] | PLL1_LF_R3[6] | PLL1_LF_R3[5] | PLL1_LF_R3[4] |
71, 122, 173, 224, 275, 326 | PLL1_LF_R3[3] | PLL1_LF_R3[2] | PLL1_LF_R3[1] | PLL1_LF_R3[0] | PLL1_LF_C3[2] | PLL1_LF_C3[1] | PLL1_LF_C3[0] | PLL2_P[2] |
72, 123, 174, 225, 276, 327 | PLL2_P[1] | PLL2_P[0] | PLL2_SYNC_EN | PLL2_PDN | RESERVED | SEC_D | PLL2_CP[3] | PLL2_CP[2] |
73, 124, 175, 226, 277, 328 | PLL2_CP[1] | PLL2_CP[0] | PLL2_NDIV[11] | PLL2_NDIV[10] | PLL2_NDIV[9] | PLL2_NDIV[8] | PLL2_NDIV[7] | PLL2_NDIV[6] |
74, 125, 176, 227, 278, 329 | PLL2_NDIV[5] | PLL2_NDIV[4] | PLL2_NDIV[3] | PLL2_NDIV[2] | PLL2_NDIV[1] | PLL2_NDIV[0] | PLL2_NUM[21] | PLL2_NUM[20] |
75, 126, 177, 228, 279, 330 | PLL2_NUM[19] | PLL2_NUM[18] | PLL2_NUM[17] | PLL2_NUM[16] | PLL2_NUM[15] | PLL2_NUM[14] | PLL2_NUM[13] | PLL2_NUM[12] |
76, 127, 178, 229, 280, 331 | PLL2_NUM[11] | PLL2_NUM[10] | PLL2_NUM[9] | PLL2_NUM[8] | PLL2_NUM[7] | PLL2_NUM[6] | PLL2_NUM[5] | PLL2_NUM[4] |
77, 128, 179, 230, 281, 332 | PLL2_NUM[3] | PLL2_NUM[2] | PLL2_NUM[1] | PLL2_NUM[0] | PLL2_DEN[21] | PLL2_DEN[20] | PLL2_DEN[19] | PLL2_DEN[18] |
78, 129, 180, 231, 282, 333 | PLL2_DEN[17] | PLL2_DEN[16] | PLL2_DEN[15] | PLL2_DEN[14] | PLL2_DEN[13] | PLL2_DEN[12] | PLL2_DEN[11] | PLL2_DEN[10] |
79, 130, 181, 232, 283, 334 | PLL2_DEN[9] | PLL2_DEN[8] | PLL2_DEN[7] | PLL2_DEN[6] | PLL2_DEN[5] | PLL2_DEN[4] | PLL2_DEN[3] | PLL2_DEN[2] |
80, 131, 182, 233, 284, 335 | PLL2_DEN[1] | PLL2_DEN[0] | PLL2_DTHRMODE[1] | PLL2_DTHRMODE[0] | PLL2_ORDER[1] | PLL2_ORDER[0] | PLL2_LF_R2[5] | PLL2_LF_R2[4] |
81, 132, 183, 234, 285, 336 | PLL2_LF_R2[3] | PLL2_LF_R2[2] | PLL2_LF_R2[1] | PLL2_LF_R2[0] | PLL2_LF_C1[2] | PLL2_LF_C1[1] | PLL2_LF_C1[0] | PLL2_LF_R3[6] |
82, 133, 184, 235, 286, 337 | PLL2_LF_R3[5] | PLL2_LF_R3[4] | PLL2_LF_R3[3] | PLL2_LF_R3[2] | PLL2_LF_R3[1] | PLL2_LF_R3[0] | PLL2_LF_C3[2] | PLL2_LF_C3[1] |
83, 134, 185, 236, 287, 338 | PLL2_LF_C3[0] | MARGIN_OPTION[1] | MARGIN_OPTION[0] | STAT0_SEL[3] | STAT0_SEL[2] | STAT0_SEL[1] | STAT0_SEL[0] | STAT0_POL |
84, 135, 186, 237, 288, 339 | STAT1_SEL[3] | STAT1_SEL[2] | STAT1_SEL[1] | STAT1_SEL[0] | STAT1_POL | DETECT_BYP | TERM2GND_SEC | TERM2GND_PRI |
85, 136, 187, 238, 289, 340 | DIFFTERM_SEC | DIFFTERM_PRI | AC_MODE_SEC | AC_MODE_PRI | CMOSCHPWDN | CH7PWDN | CH6PWDN | CH5PWDN |
86, 137, 188, 239, 290, 341 | CH4PWDN | CH23PWDN | CH01PWDN | PLL1_STRETCH | PLL1_ENABLE_C3[2] | PLL1_ENABLE_C3[1] | PLL1_ENABLE_C3[0] | PLL1_CLSDWAIT[1] |
87, 138, 189, 240, 291, 342 | PLL1_CLSDWAIT[0] | PLL1_VCOWAIT[1] | PLL1_VCOWAIT[0] | PLL1_LOOPBW | PLL2_STRETCH | PLL2_ENABLE_C3[2] | PLL2_ENABLE_C3[1] | PLL2_ENABLE_C3[0] |
88, 139, 190, 241, 292, 343 | PLL2_CLSDWAIT[1] | PLL2_CLSDWAIT[0] | PLL2_VCOWAIT[1] | PLL2_VCOWAIT[0] | PLL2_LOOPBW | XOOFFSET_STEP4[9] | XOOFFSET_STEP4[8] | XOOFFSET_STEP4[7] |
89, 140, 191, 242, 293, 344 | XOOFFSET_STEP4[6] | XOOFFSET_STEP4[5] | XOOFFSET_STEP4[4] | XOOFFSET_STEP4[3] | XOOFFSET_STEP4[2] | XOOFFSET_STEP4[1] | XOOFFSET_STEP4[0] | SECONSWITCH |