ZHCSFH9
September 2016
ADS9120
PRODUCTION DATA.
1
特性
2
应用
3
说明
4
修订历史记录
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements: Conversion Cycle
6.7
Timing Requirements: Asynchronous Reset, NAP, and PD
6.8
Timing Requirements: SPI-Compatible Serial Interface
6.9
Timing Requirements: Source-Synchronous Serial Interface (External Clock)
6.10
Timing Requirements: Source-Synchronous Serial Interface (Internal Clock)
6.11
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Converter Module
7.3.1.1
Sample-and-Hold Circuit
7.3.1.2
External Reference Source
7.3.1.3
Internal Oscillator
7.3.1.4
ADC Transfer Function
7.3.2
Interface Module
7.4
Device Functional Modes
7.4.1
RST State
7.4.2
ACQ State
7.4.3
CNV State
7.5
Programming
7.5.1
Data Transfer Frame
7.5.2
Interleaving Conversion Cycles and Data Transfer Frames
7.5.3
Data Transfer Protocols
7.5.3.1
Protocols for Configuring the Device
7.5.3.2
Protocols for Reading From the Device
7.5.3.2.1
Legacy, SPI-Compatible (SYS-xy-S) Protocols
7.5.3.2.2
SPI-Compatible Protocols with Bus Width Options
7.5.3.2.3
Source-Synchronous (SRC) Protocols
7.5.3.2.3.1
Output Clock Source Options with SRC Protocols
7.5.3.2.3.2
Bus Width Options with SRC Protocols
7.5.3.2.3.3
Output Data Rate Options with SRC Protocols
7.5.4
Device Setup
7.5.4.1
Single Device: All multiSPI™ Options
7.5.4.2
Single Device: Minimum Pins for a Standard SPI Interface
7.5.4.3
Multiple Devices: Daisy-Chain Topology
7.5.4.4
Multiple Devices: Star Topology
7.6
Register Maps
7.6.1
Device Configuration and Register Maps
7.6.1.1
PD_CNTL Register (address = 010h)
7.6.1.2
SDI_CNTL Register (address = 014h)
7.6.1.3
SDO_CNTL Register (address = 018h)
7.6.1.4
DATA_CNTL Register (address = 01Ch)
8
Application and Implementation
8.1
Application Information
8.1.1
ADC Input Driver
8.1.2
Input Amplifier Selection
8.1.3
Antialiasing Filter
8.1.4
ADC Reference Driver
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.3
Application Curves
9
Power-Supply Recommendations
9.1
Power-Supply Decoupling
9.2
Power Saving
9.2.1
NAP Mode
9.2.2
PD Mode
10
Layout
10.1
Layout Guidelines
10.1.1
Signal Path
10.1.2
Grounding and PCB Stack-Up
10.1.3
Decoupling of Power Supplies
10.1.4
Reference Decoupling
10.1.5
Differential Input Decoupling
10.2
Layout Example
11
器件和文档支持
11.1
文档支持
11.1.1
相关文档
11.2
接收文档更新通知
11.3
社区资源
11.4
商标
11.5
静电放电警告
11.6
Glossary
12
机械、封装和可订购信息
4
修订历史记录
日期
修订版本
注释
2016 年 9 月
*
最初发布。
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|