ZHCSFO3D November 2016 – August 2021 LM5170-Q1
PRODUCTION DATA
Figure 9-2 and Table 9-1 show a typical logic control signals and external clock requirements to run an eight phase system
1Φ | 2Φ | 3Φ | 4Φ | 6Φ | 8Φ | |
---|---|---|---|---|---|---|
A7 | 0 | 0 | 0 | 0 | 0 | 1 |
A6 | 0 | 0 | 0 | 0 | 0 | 1 |
A5 | 0 | 0 | 0 | 0 | 1 | 1 |
A4 | 0 | 0 | 0 | 0 | 1 | 1 |
A3 | 0 | 0 | 0 | 1 | 1 | 1 |
A2 | 0 | 0 | 1 | 1 | 1 | 1 |
A1 | 0 | 1 | 1 | 1 | 1 | 1 |
A0 | 1 | 1 | 1 | 1 | 1 | 1 |
OPT (B0) | 1 | 1 | 0 | 1 | 1 | 1 |
SYNC (C0) | — | — | — | — | 0° | 0° |
C1 | — | — | — | — | 60° | 45° |