ZHCSG17B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
Table 20 illustrates the some possible SYNC and SYSREF modes.
NAME | DESCRIPTION |
---|---|
SYNC Disabled | No SYNC occurs. |
Pin or SPI SYNC | Basic SYNC functionality, SYNC pin polarity is selected by SYNC_POL.
To achieve SYNC through SPI, toggle the SYNC_POL bit. |
JESD204B Pulser on pin transition. | Produce SYSREF_PULSE_CNT programmed number of pulses on pin transition. SYNC_POL can be used to cause SYNC through SPI. |
JESD204B Pulser on SPI programming. | Programming SYSREF_PULSE_CNT register starts sending the number of pulses. |
External SYSREF request | When SYNC pin is asserted, continuous SYSERF pulses occur. Turning on and off of the pulses is SYNChronized to prevent runt pulses from occurring on SYSREF. |
Continuous SYSREF | Continuous SYSREF signal. |
LMK0461x family provides support for JEDEC JESD204B. High-frequency device clock and low frequency SYSREF clocks can be generated with programmable analog and digital delays and SYNC functionality. The device provides possibility to control the SYNC and SYSREF functions by SYNC pin (pin mode) or SPI programming. Each clock output can be used either as a device clock or SYSREF clock. Steps to use the SYNC and SYSREF modes are described in Figure 44.
The programming of the SYNC and SYSREF modes can be already done at the device setup. One time SYNC for the output channels is issued automatically at the device start-up irrespective of the SYNC programming. Detail description on setting up the SYNC and SYSREF modes are described in the following sections.