7.15 DEFAULT POWER on RESET CLOCK OUTPUT Characteristics
3.135 V < VDD_PLL2OSC, VDD_PLL1, VDD_PLL2CORE, VDD_CORE < 3.465 V;
1.7 V < VDD_IO, VDD_OSC, VDDO_x < 3.465 V; –40 °C < TA < 85°C and TPCB ≤ 105°C. Typical values at VDD_PLL2OSC, VDD_PLL1, VDD_PLL2CORE, VDD_CORE = 3.3 V, VDD_IO, VDD_OSC, VDDOx = 1.8 V, TA = 25°C, at the Recommended Operating Conditions and are not assured.
PARAMETER |
TEST CONDITIONS |
MIN |
TYP |
MAX |
UNIT |
fCLKout-startup |
Default OSCout clock frequency at device power on after RESETN = 1 (1)(2) |
SYNC pin pulled Low at start up
VCXO used is a 122.88-MHz Crystek CVHD-950-122.880 |
|
122.88 |
|
MHz |
(1) Assured by characterization. ATE tested at 122.88 MHz.
(2) OSCout will oscillate at start-up at the frequency of the VCXO attached to OSCin port. All other outputs are disabled.