ZHCSG17B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
PLL2 contains three dividers. Input clock can be divided down by using reference divider (PLL2_RDIV). Second divider is the high-frequency prescalar at the output of the VCO. Third divider is in the PLL feedback path which defines the PLL frequency multiplication ratio in combination with prescalar. Each of the three dividers is programmable with the registers as described in Table 15.
PARAMETER | REGISTER | DESCRIPTION | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|---|
PLL2_RDIV | 0x76 | Input clock divider for PLL2 | 1 | 31 | ||
PLL2_NDIV | 0x73, 0x74 | Feedback clock divider for PLL2 | 1 | 65535 | ||
PLL2_PRESCALER | 0x146 | The prescaler defines the Clock Distribution Frequency. | 3 | 6 |