ZHCSG17B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
This section shows PLL2 setting examples to generate given loop bandwidth.
FIN_PLL2 | FVCO | PLL2_RDIV | PLL2_NDIV | PRESCALER | INPUT MODE | PLL2_PROP | PLL2_INTG | PLL2_
CPROP |
R3, C3(1) |
---|---|---|---|---|---|---|---|---|---|
122.88 MHz | 5898.24 MHz | 1 | 4 | 6 | Doubler Invert | 20 | 0 | 5.4 pF | disabled, 0 pF |
122.88 MHz | 5898.24 MHz | 1 | 4 | 6 | Doubler Invert | 21 | 0 | 5.4 pF | 4.7 kΩ, 96 pF |
30.72 MHz | 5898.24 MHz | 1 | 16 | 6 | Doubler Invert | 20 | 0 | 5.4 pF | disabled, 0 pF |
30.72 MHz | 5898.24 MHz | 1 | 16 | 6 | Doubler Invert | 7 | 0 | 5.4 pF | 4.7 kΩ, 96 pF |