ZHCSGI8A April 2017 – October 2021 ADC12D1620QML-SP
PRODUCTION DATA
The ADC12D1620 device may be in one of two demultiplex modes: demux mode or non-demux mode (also sometimes referred to as 1:1 demux mode). In non-demux mode, the data from the input is simply output at the sampling rate on one 12-bit bus. In demux mode, the data from the input is output at half the sampling rate, on twice the number of buses. Demux/non-demux mode may only be selected by the NDM pin. In non-DES mode, the output data from each channel may be demultiplexed by a factor of 1:2 (1:2 demux Non-DES mode) or not demultiplexed (non-demux non-DES mode). In DES mode, the output data from both channels interleaved may be demultiplexed (1:4 demux DES mode) or not demultiplexed (non-demux DES mode).
See Table 7-8 for a selection of available modes.
OUTPUT | MODE | DCLK | RCOUT | ||
---|---|---|---|---|---|
NON-LSPSM, NON-DES MODE | |||||
1:2 demux | DDR | 0° mode / 90° mode | FCLK/4 | FCLK/4 | |
SDR | Rising / Falling mode | FCLK/2 | |||
1:1 demux | DDR | 0° mode only | FCLK/2 | ||
SDR | Not available | N/A | N/A | ||
LSPSM, NON-DES MODE | |||||
1:2 demux | DDR | Not available | N/A | N/A | |
SDR | Rising / Falling mode | FCLK/2 | FCLK/2 | ||
1:1 demux | DDR | 0° mode only | FCLK/2 | ||
SDR | Rising mode only | FCLK | |||
NON-LSPSM, DES MODE | |||||
1:4 demux | DDR | 0° mode / 90° mode | FCLK/4 | FCLK/4 | |
SDR | Rising / Falling mode | FCLK/2 | |||
1:1 demux | DDR | 0° mode only | FCLK/2 | ||
SDR | Not Available | N/A | N/A | ||
LSPSM, DES MODE | |||||
1:4 demux | DDR | Not Available | N/A | N/A | |
SDR | Rising mode only | FCLK/2 | FCLK/2 | ||
1:1 demux | DDR | 0° mode / 90° mode | FCLK/2 | ||
SDR | Rising mode only | FCLK |