ZHCSGI8A April 2017 – October 2021 ADC12D1620QML-SP
PRODUCTION DATA
The ADC12D1620 output data can be delivered in double data rate (DDR) or single data rate (SDR). For DDR, the DCLK frequency is half the data rate, and data is sent to the outputs on both edges of DCLK; see Figure 7-1. The DCLK-to-data phase relationship may be either 0° or 90°. For 0° mode, the data transitions on each edge of the DCLK. Any offset from this timing is tOSK; (see Converter Electrical Characteristics: AC Electrical Characteristics for details). For 90° mode, the DCLK transitions in the middle of each data cell. Setup and hold times for this transition, tSU and tH, may also be found in Converter Electrical Characteristics: AC Electrical Characteristics. The DCLK-to-data phase relationship may be selected through the DDRPh pin in non-ECM (see Dual Data-Rate Phase Pin (DDRPh)) or the DPS bit in the Configuration Register (Addr: 0h; Bit: 14) in ECM. Note that for DDR mode, the 1:2 demux mode is not available in LSPSM.
For SDR, the DCLK frequency is the same as the data rate, and data is sent to the outputs on a single edge of DCLK; see Figure 7-2. The data may transition on either the rising or falling edge of DCLK. Any offset from this timing is tOSK; see Converter Electrical Characteristics: AC Electrical Characteristics for details. The DCLK rising or falling edge may be selected through the SDR bit in the Configuration Register (Addr: 0h; Bit: 2) in ECM only.