ZHCSGI8A April 2017 – October 2021 ADC12D1620QML-SP
PRODUCTION DATA
A differential analog input is digitized into 12 bits. Differential input signals below the negative full-scale range cause the output word to be all zeroes. Differential inputs above the positive full-scale range results in the output word being all ones. If either case happens, the out-of-range output for the respective channel has a logic-high signal.
There are 4 major sampling modes:
1. Dual-channel ADC with a sampling range of 200 to 1600 MSPS.
2. Single channel, interleaved ADC in dual-edge sampling with a sampling range of 500 to 3200 MSPS.
3. Dual-channel ADC in LSPSM with a sampling range of 200 to 800 MSPS.
4. Single channel, interleaved ADC in LSPSM and dual-edge sampling with a sampling range of 500 to 1600 MSPS.
The device has many operating options. Some of these options can be controlled through pin configurations in non-extended control mode (non-ECM or sometimes known as pin-control mode). An expanded feature set is available in extended control mode (ECM) through the serial interface.
Each channel has a selectable output demultiplexer that feeds two LVDS buses. Depending upon the sampling mode and the demux option chosen, the output data rate can be the same, one half, or one quarter the sample rate.