ZHCSGV2J June 2009 – January 2017 OMAP-L138
PRODUCTION DATA.
SIGNAL | TYPE(1) | PULL(2) | POWER
GROUP(3) |
DESCRIPTION | |
---|---|---|---|---|---|
NAME | NO. | ||||
PRU0_R30[31] / UHPI_HRDY / PRU1_R30[12] / GP6[13] | R17 | O | CP[23] | C | PRU0 Output Signals |
PRU0_R30[30] / UHPI_HINT / PRU1_R30[11] / GP6[12] | R16 | O | CP[23] | C | |
PRU0_R30[29]/ UHPI_HCNTL0 / UPP_CHA_CLOCK / GP6[11] | U17 | O | CP[24] | C | |
PRU0_R30[28] / UHPI_HCNTL1 / UPP_CHA_START / GP6[10] | W15 | O | CP[24] | C | |
PRU0_R30[27] / UHPI_HHWIL / UPP_CHA_ENABLE / GP6[9] | U16 | O | CP[24] | C | |
PRU0_R30[26] / UHPI_HRW / UPP_CHA_WAIT / GP6[8] / PRU1_R31[17] | T15 | O | CP[24] | C | |
PRU0_R30[25] / MMCSD1_DAT[0] / UPP_CHB_CLOCK / GP8[15] / PRU1_R31[27] | G1 | O | CP30] | C | |
PRU0_R30[24] / MMCSD1_CLK / UPP_CHB_START / GP8[14] / PRU1_R31[26] | G2 | O | CP[30] | C | |
PRU0_R30[23] / MMCSD1_CMD / UPP_CHB_ENABLE / GP8[13] / PRU1_R31[25] | J4 | O | CP[30] | C | |
PRU0_R30[22] / PRU1_R30[8] / UPP_CHB_WAIT / GP8[12] / PRU1_R31[24] | G3 | O | CP[30] | C | |
EMA_A[13] / PRU0_R30[21] / PRU1_R30[21] / GP5[13] / PRU1_R31[21] | D11 | O | CP[19] | B | |
ACLKR / PRU0_R30[20] / GP0[15] / PRU0_R31[22] | A1 | O | CP[0] | A | |
ACLKX / PRU0_R30[19] / GP0[14] / PRU0_R31[21] | B1 | O | CP[0] | A | |
AHCLKR / PRU0_R30[18] / UART1_RTS / GP0[11] / PRU0_R31[18] | A2 | O | CP[0] | A | |
AXR7 / EPWM1TZ[0] / PRU0_R30[17] / GP1[15] / PRU0_R31[7] | D2 | O | CP[4] | A | |
AMUTE / PRU0_R30[16] / UART2_RTS / GP0[9] / PRU0_R31[16] | D5 | O | CP[0] | A | PRU0 Output Signals |
VP_DIN[15]_VSYNC / UHPI_HD[7] / UPP_D[7] / PRU0_R30[15] / PRU0_R31[15] | V18 | O | CP[27] | C | |
VP_DIN[14]_HSYNC / UHPI_HD[6] / UPP_D[6] / PRU0_R30[14] / PRU0_R31[14] | V19 | O | CP[27] | C | |
VP_DIN[13]_FIELD / UHPI_HD[5] / UPP_D[5] / PRU0_R30[13] / PRU0_R31[13] | U19 | O | CP[27] | C | |
VP_DIN[12] / UHPI_HD[4] / UPP_D[4] / PRU0_R30[12] / PRU0_R31[12] | T16 | O | CP[27] | C | |
VP_DIN[11] / UHPI_HD[3] / UPP_D[3] / PRU0_R30[11] / PRU0_R31[11] | R18 | O | CP[27] | C | |
VP_DIN[10] / UHPI_HD[2] / UPP_D[2] / PRU0_R30[10] / PRU0_R31[10] | R19 | O | CP[27] | C | |
VP_DIN[9] / UHPI_HD[1] / UPP_D[1] / PRU0_R30[9] / PRU0_R31[9] | R15 | O | CP[27] | C | |
SPI1_SCS[1] / EPWM1A / PRU0_R30[8] / GP2[15] / TM64P2_IN12 | F18 | O | CP[14] | A | |
SPI1_SCS[0] / EPWM1B / PRU0_R30[7] / GP2[14] / TM64P3_IN12 | E19 | O | CP[14] | A | |
SPI0_ENA / EPWM0B / PRU0_R30[6] / MII_RXDV | C17 | O | CP[7] | A | |
EMA_CLK / PRU0_R30[5] / GP2[7] / PRU0_R31[5] | B7 | O | CP[16] | B | |
EMA_SDCKE / PRU0_R30[4] / GP2[6] / PRU0_R31[4] | D8 | O | CP[16] | B | |
EMA_RAS / PRU0_R30[3] / GP2[5] / PRU0_R31[3] | A16 | O | CP[16] | B | |
EMA_CAS / PRU0_R30[2] / GP2[4] / PRU0_R31[2] | A9 | O | CP[16] | B | |
EMA_WAIT[1] / PRU0_R30[1] / GP2[1] / PRU0_R31[1] | B19 | O | CP[16] | B | |
EMA_WAIT[0] / PRU0_R30[0] / GP3[8] / PRU0_R31[0] | B18 | O | CP[16] | B | |
VP_DIN[7] / UHPI_HD[15] / UPP_D[15] / RMII_TXD[1] / PRU0_R31[29] | U18 | I | CP[26] | C | PRU0 Input Signals |
VP_DIN[6] / UHPI_HD[14] / UPP_D[14] / RMII_TXD[0] / PRU0_R31[28] | V16 | I | CP[26] | C | |
VP_DIN[5] / UHPI_HD[13] / UPP_D[13] / RMII_TXEN / PRU0_R31[27] | R14 | I | CP[26] | C | |
VP_DIN[4] / UHPI_HD[11] / UPP_D[12] / RMII_RXD[1] / PRU0_R31[26] | W16 | I | CP[26] | C | |
VP_DIN[3] / UHPI_HD[11] / UPP_D[11] / RMII_RXD[0] / PRU0_R31[25] | V17 | I | CP[26] | C | |
VP_DIN[2] / UHPI_HD[10] / UPP_D[10] / RMII_RXER / PRU0_R31[24] | W17 | I | CP[26] | C | |
VP_DIN[1] / UHPI_HD[9] / UPP_D[9] / RMII_MHZ_50_CLK / PRU0_R31[23] | W18 | I | CP[26] | C | |
ACLKR / PRU0_R30[20] / GP0[15] / PRU0_R31[22] | A1 | I | CP[0] | A | |
ACLKX / PRU0_R30[19] / GP0[14] / PRU0_R31[21] | B1 | I | CP[0] | A | |
AFSR / GP0[13] / PRU0_R31[20] | C2 | I | CP[0] | A | |
AFSX / GP0[12] / PRU0_R31[19] | B2 | I | CP[0] | A | |
AHCLKR / PRU0_R30[18] / UART1_RTS / GP0[11] / PRU0_R31[18] | A2 | I | CP[0] | A | |
AHCLKX / USB_REFCLKIN / UART1_CTS / GP0[10] / PRU0_R31[17] | A3 | I | CP[0] | A | |
AMUTE / PRU0_R30[16] / UART2_RTS / GP0[9] / PRU0_R31[16] | D5 | I | CP[0] | A | |
VP_DIN[15]_VSYNC / UHPI_HD[7] / UPP_D[7] / PRU0_R30[15] / PRU0_R31[15] | V18 | I | CP[27] | C | |
VP_DIN[14]_HSYNC / UHPI_HD[6] / UPP_D[6] / PRU0_R30[14] / PRU0_R31[14] | V19 | I | CP[27] | C | |
VP_DIN[13]_FIELD / UHPI_HD[5] / UPP_D[5] / PRU0_R30[13] / PRU0_R31[13] | U19 | I | CP[27] | C | |
VP_DIN[12] / UHPI_HD[4] / UPP_D[4] / PRU0_R30[12] / PRU0_R31[12] | T16 | I | CP[27] | C | |
VP_DIN[11] / UHPI_HD[3] / UPP_D[3] / PRU0_R30[11] / PRU0_R31[11] | R18 | I | CP[27] | C | |
VP_DIN[10] / UHPI_HD[2] / UPP_D[2] / PRU0_R30[10] / PRU0_R31[10] | R19 | I | CP[27] | C | |
VP_DIN[9] / UHPI_HD[1] / UPP_D[1] / PRU0_R30[9] / PRU0_R31[9] | R15 | I | CP[27] | C | |
AXR8 / CLKS1 / ECAP1_APWM1 / GP0[0] / PRU0_R31[8] | E4 | I | CP[3] | A | |
AXR7 / EPWM1TZ[0] / PRU0_R30[17] / GP1[15] / PRU0_R31[7] | D2 | I | CP[4] | A | |
AXR6 / CLKR0 / GP1[14] / MII_TXEN / PRU0_R31[6] | C1 | I | CP[5] | A | |
EMA_CLK / PRU0_R30[5] / GP2[7] / PRU0_R31[5] | B7 | I | CP[16] | B | |
EMA_SDCKE / PRU0_R30[4] / GP2[6] / PRU0_R31[4] | D8 | I | CP[16] | B | |
EMA_RAS / PRU0_R30[3] / GP2[5] / PRU0_R31[3] | A16 | I | CP[16] | B | |
EMA_CAS / PRU0_R30[2] / GP2[4] / PRU0_R31[2] | A9 | I | CP[16] | B | |
EMA_WAIT[1] / PRU0_R30[1] / GP2[1] / PRU0_R31[1] | B19 | I | CP[16] | B | |
EMA_WAIT[0] / PRU0_R30[0] / GP3[8] / PRU0_R31[0] | B18 | I | CP[16] | B | |
MMCSD0_CLK / PRU1_R30[31] /GP4[7] | E9 | O | CP[18] | B | PRU1 Output Signals |
EMA_A[22] / MMCSD0_CMD / PRU1_R30[30] / GP4[6] | A10 | O | CP[18] | B | |
EMA_A[21] / MMCSD0_DAT[0] / PRU1_R30[29] / GP4[5] | B10 | O | CP[18] | B | |
EMA_A[20] / MMCSD0_DAT[1] / PRU1_R30[28] / GP4[4] | A11 | O | CP[18] | B | |
EMA_A[19] / MMCSD0_DAT[2] / PRU1_R30[27] / GP4[3] | C10 | O | CP[18] | B | |
EMA_A[18] / MMCSD0_DAT[3] / PRU1_R30[26] / GP4[2] | E11 | O | CP[18] | B | |
EMA_A[17] / MMCSD0_DAT[4] / PRU1_R30[25] / GP4[1] | B11 | O | CP[18] | B | |
EMA_A[16] / MMCSD0_DAT[5] / PRU1_R30[24] / GP4[0] | E12 | O | CP[18] | B | |
EMA_A[15] / MMCSD0_DAT[6] / PRU1_R30[23] / GP5[15] / PRU1_R31[23] | C11 | O | CP[19] | B | |
EMA_A[14] / MMCSD0_DAT[7] / PRU1_R30[22] / GP5[14] / PRU1_R31[22] | A12 | O | CP[19] | B | |
EMA_A[13] / PRU0_R30[21] / PRU1_R30[21] / GP5[13] / PRU1_R31[21] | D11 | O | CP[19] | B | |
EMA_A[12] / PRU1_R30[20] / GP5[12] / PRU1_R31[20] | D13 | O | CP[19] | B | |
EMA_A[11] / PRU1_R30[19] / GP5[11] / PRU1_R31[19] | B12 | O | CP[19] | B | |
EMA_A[10] / PRU1_R30[18] / GP5[10] / PRU1_R31[18] | C12 | O | CP[19] | B | |
EMA_A[9] / PRU1_R30[17] / GP5[9] | D12 | O | CP[19] | B | |
EMA_A[8] / PRU1_R30[16] / GP5[8] | A13 | O | CP[19] | B | |
EMA_A[7] / PRU1_R30[15] / GP5[7] | B13 | O | CP[20] | B | |
RESETOUT / UHPI_HAS / PRU1_R30[14] / GP6[15] | T17 | O | CP[21] | C | |
CLKOUT / UHPI_HDS2 / PRU1_R30[13] / GP6[14] | T18 | O | CP[22] | C | |
PRU0_R30[31] / UHPI_HRDY / PRU1_R30[12] / GP6[13] | R17 | O | CP[23] | C | |
PRU0_R30[30] / UHPI_HINT / PRU1_R30[11] / GP6[12] | R16 | O | CP[23] | C | |
VP_CLKIN0 / UHPI_HCS / PRU1_R30[10] / GP6[7] / UPP_2xTXCLK | W14 | O | CP[25] | C | |
VP_CLKIN1 / UHPI_HDS1 / PRU1_R30[9] / GP6[6] / PRU1_R31[16] | V15 | O | CP[25] | C | |
PRU0_R30[22] / PRU1_R30[8] / UPP_CHB_WAIT / GP8[12] / PRU1_R31[24] | G3 | O | CP[30] | C | |
MMCSD1_DAT[7] / LCD_PCLK / PRU1_R30[7] / GP8[11] | F1 | O | CP[31] | C | |
MMCSD1_DAT[6] / LCD_MCLK / PRU1_R30[6] / GP8[10] / PRU1_R31[7] | F2 | O | CP[31] | C | |
MMCSD1_DAT[5] / LCD_HSYNC / PRU1_R30[5] / GP8[9] / PRU1_R31[6] | H4 | O | CP[31] | C | |
MMCSD1_DAT[4] / LCD_VSYNC / PRU1_R30[4] / GP8[8] / PRU1_R31[5] | G4 | O | CP[31] | C | |
VP_CLKIN2 / MMCSD1_DAT[3] / PRU1_R30[3] / GP6[4] / PRU1_R31[4] | H3 | O | CP[30] | C | |
VP_CLKOUT2 / MMCSD1_DAT[2] / PRU1_R30[2] / GP6[3] / PRU1_R31[3] | K3 | O | CP[30] | C | |
VP_CLKIN3 / MMCSD1_DAT[1] / PRU1_R30[1] / GP6[2] / PRU1_R31[2] | J3 | O | CP[30] | C | |
VP_CLKOUT3 / PRU1_R30[0] / GP6[1] / PRU1_R31[1] | K4 | O | CP[30] | C | |
VP_DIN[0] / UHPI_HD[8] / UPP_D[8] / RMII_CRS_DV / PRU1_R31[29] | W19 | I | CP[26] | C | PRU1 Input Signals |
LCD_AC_ENB_CS / GP6[0] / PRU1_R31[28] | R5 | I | CP[31] | C | |
PRU0_R30[25] / MMCSD1_DAT[0] / UPP_CHB_CLOCK / GP8[15] / PRU1_R31[27] | G1 | I | CP[30] | C | |
PRU0_R30[24] / MMCSD1_CLK / UPP_CHB_START / GP8[14] / PRU1_R31[26] | G2 | I | CP[30] | C | |
PRU0_R30[23] / MMCSD1_CMD / UPP_CHB_ENABLE / GP8[13] / PRU1_R31[25] | J4 | I | CP[30] | C | |
PRU0_R30[22] / PRU1_R30[8] / UPP_CHB_WAIT / GP8[12] / PRU1_R31[24] | G3 | I | CP[30] | C | |
EMA_A[15]/MMCSD0_DAT[6]/PRU1_R30[23]/GP5[15]/PRU1_R31[23] | C11 | I | CP[19] | B | |
EMA_A[14]/MMCSD0_DAT[7]/PRU1_R30[22]/GP5[14]/PRU1_R31[22] | A12 | I | CP[19] | B | |
EMA_A[13]/PRU0_R30[21]/PRU1_R30[21]/GP5[13]/PRU1_R31[21] | D11 | I | CP[19] | B | |
EMA_A[12]/PRU1_R30[20]/GP5[12]/PRU1_R31[20] | D13 | I | CP[19] | B | |
EMA_A[11]/PRU1_R30[19]/GP5[11]/PRU1_R31[19] | B12 | I | CP[19] | B | |
EMA_A[10]/PRU1_R30[18]/GP5[10]/PRU1_R31[18] | C12 | I | CP[19] | B | |
PRU0_R30[26] / UHPI_HRW / UPP_CHA_WAIT / GP6[8] / PRU1_R31[17] | T15 | I | CP[24] | C | |
VP_CLKIN1 / UHPI_HDS1 / PRU1_R30[9] / GP6[6] / PRU1_R31[16] | V15 | I | CP[25] | C | |
VP_DOUT[7] / LCD_D[7] / UPP_XD[15] / GP7[15] / PRU1_R31[15] | U2 | I | CP[28] | C | |
VP_DOUT[6] / LCD_D[6] / UPP_XD[14] / GP7[14] / PRU1_R31[14] | U1 | I | CP[28] | C | |
VP_DOUT[5] / LCD_D[5] / UPP_XD[13] / GP7[13] / PRU1_R31[13] | V3 | I | CP[28] | C | |
VP_DOUT[4] / LCD_D[4] / UPP_XD[12] / GP7[12] / PRU1_R31[12] | V2 | I | CP[28] | C | |
VP_DOUT[3] / LCD_D[3] / UPP_XD[11] / GP7[11] / PRU1_R31[11] | V1 | I | CP[28] | C | |
VP_DOUT[2] / LCD_D[2] / UPP_XD[10] / GP7[10] / PRU1_R31[10] | W3 | I | CP[28] | C | |
VP_DOUT[1] / LCD_D[1] / UPP_XD[9] / GP7[9] / PRU1_R31[9] | W2 | I | CP[28] | C | |
VP_DOUT[0] / LCD_D[0] / UPP_XD[8] / GP7[8] / PRU1_R31[8] | W1 | I | CP[28] | C | |
MMCSD1_DAT[6] / LCD_MCLK / PRU1_R30[6] / GP8[10] / PRU1_R31[7] | F2 | I | CP[31] | C | |
MMCSD1_DAT[5] / LCD_HSYNC / PRU1_R30[5] / GP8[9] / PRU1_R31[6] | H4 | I | CP[31] | C | |
MMCSD1_DAT[4] / LCD_VSYNC / PRU1_R30[4] / GP8[8] / PRU1_R31[5] | G4 | I | CP[31] | C | |
VP_CLKIN2 / MMCSD1_DAT[3] / PRU1_R30[3] / GP6[4] / PRU1_R31[4] | H3 | I | CP[30] | C | |
VP_CLKOUT2 / MMCSD1_DAT[2] / PRU1_R30[2] / GP6[3] / PRU1_R31[3] | K3 | I | CP[30] | C | |
VP_CLKIN3 / MMCSD1_DAT[1] / PRU1_R30[1] / GP6[2] / PRU1_R31[2] | J3 | I | CP[30] | C | |
VP_CLKOUT3 / PRU1_R30[0] / GP6[1] / PRU1_R31[1] | K4 | I | CP[30] | C | |
VP_DIN[8] / UHPI_HD[0] / UPP_D[0] / GP6[5] / PRU1_R31[0] | P17 | I | CP[27] | C |