ZHCSGV2J June 2009 – January 2017 OMAP-L138
PRODUCTION DATA.
SIGNAL | TYPE(1) | PULL(2) | POWER
GROUP(3) |
DESCRIPTION | |
---|---|---|---|---|---|
NAME | NO. | ||||
MII | |||||
AXR6 / CLKR0 / GP1[14] / MII_TXEN / PRU0_R31[6] | C1 | O | CP[5] | A | EMAC MII Transmit enable output |
AXR5 / CLKX0 / GP1[13] / MII_TXCLK | D3 | I | CP[5] | A | EMAC MII Transmit clock input |
AXR4 / FSR0 / GP1[12] / MII_COL | D1 | I | CP[5] | A | EMAC MII Collision detect input |
AXR3 / FSX0 / GP1[11] / MII_TXD[3] | E3 | O | CP[5] | A | EMAC MII transmit data |
AXR2 / DR0 / GP1[10] / MII_TXD[2] | E2 | O | CP[5] | A | |
AXR1 / DX0 / GP1[9] / MII_TXD[1] | E1 | O | CP[5] | A | |
AXR0 / ECAP0_APWM0 / GP8[7] / MII_TXD[0] / CLKS0 | F3 | O | CP[6] | A | |
SPI0_SOMI / EPWMSYNCI / GP8[6] / MII_RXER | C16 | I | CP[7] | A | EMAC MII receive error input |
SPI0_SIMO / EPWMSYNCO / GP8[5] / MII_CRS | C18 | I | CP[7] | A | EMAC MII carrier sense input |
SPI0_CLK / EPWM0A / GP1[8] / MII_RXCLK | D19 | I | CP[7] | A | EMAC MII receive clock input |
SPI0_ENA / EPWM0B / PRU0_R30[6] / MII_RXDV | C17 | I | CP[7] | A | EMAC MII receive data valid input |
SPI0_SCS[5] /UART0_RXD / GP8[4] / MII_RXD[3] | C19 | I | CP[8] | A | EMAC MII receive data |
SPI0_SCS[4] /UART0_TXD / GP8[3] / MII_RXD[2] | D18 | I | CP[8] | A | |
SPI0_SCS[3] / UART0_CTS / GP8[2] / MII_RXD[1] / SATA_MP_SWITCH | E17 | I | CP[9] | A | |
SPI0_SCS[2] / UART0_RTS / GP8[1] / MII_RXD[0] / SATA_CP_DET | D16 | I | CP[9] | A | |
RMII | |||||
VP_DIN[1] / UHPI_HD[9] / UPP_D[9] / RMII_MHZ_50_CLK / PRU0_R31[23] | W18 | I/O | CP[26] | C | EMAC 50-MHz clock input or output |
VP_DIN[2] / UHPI_HD[10] / UPP_D[10] / RMII_RXER / PRU0_R31[24] | W17 | I | CP[26] | C | EMAC RMII receiver error |
VP_DIN[3] / UHPI_HD[11] / UPP_D[11] / RMII_RXD[0] / PRU0_R31[25] | V17 | I | CP[26] | C | EMAC RMII receive data |
VP_DIN[4] / UHPI_HD[12] / UPP_D[12] / RMII_RXD[1] /PRU0_R31[26] | W16 | I | CP[26] | C | |
VP_DIN[0] / UHPI_HD[8] / UPP_D[8] / RMII_CRS_DV / PRU1_R31[29] | W19 | I | CP[26] | C | EMAC RMII carrier sense data valid |
VP_DIN[5] / UHPI_HD[13] / UPP_D[13] / RMII_TXEN / PRU0_R31[27] | R14 | O | CP[26] | C | EMAC RMII transmit enable |
VP_DIN[6] / UHPI_HD[14] / UPP_D[14] / RMII_TXD[0] / PRU0_R31[28] | V16 | O | CP[26] | C | EMAC RMII transmit data |
VP_DIN[7] / UHPI_HD[15] / UPP_D[15] / RMII_TXD[1] / PRU0_R31[29] | U18 | O | CP[26] | C | |
MDIO | |||||
SPI0_SCS[0] / TM64P1_OUT12 / GP1[6] / MDIO / TM64P1_IN12 | D17 | I/O | CP[10] | A | MDIO serial data |
SPI0_SCS[1] / TM64P0_OUT12 / GP1[7] / MDCLK / TM64P0_IN12 | E16 | O | CP[10] | A | MDIO clock |