ZHCSGV3G June 2009 – January 2017 TMS320C6748
PRODUCTION DATA.
NO. | 1.3V, 1.2V, 1.1V | 1.0V | UNIT | ||||
---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | ||||
16 | tsu(LCD_D) | Setup time, LCD_D[15:0] valid before LCD_MCLK high | 7 | 8 | ns | ||
17 | th(LCD_D) | Hold time, LCD_D[15:0] valid after LCD_MCLK high | 0 | 0 | ns |
NO. | PARAMETER | 1.3V, 1.2V, 1.1V | 1.0V | UNIT | |||
---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | ||||
4 | td(LCD_D_V) | Delay time, LCD_MCLK high to LCD_D[15:0] valid (write) | 0 | 7 | 0 | 9 | ns |
5 | td(LCD_D_I) | Delay time, LCD_MCLK high to LCD_D[15:0] invalid (write) | 0 | 7 | 0 | 9 | ns |
6 | td(LCD_E_A) | Delay time, LCD_MCLK high to LCD_AC_ENB_CS low | 0 | 7 | 0 | 9 | ns |
7 | td(LCD_E_I) | Delay time, LCD_MCLK high to LCD_AC_ENB_CS high | 0 | 7 | 0 | 9 | ns |
8 | td(LCD_A_A) | Delay time, LCD_MCLK high to LCD_VSYNC low | 0 | 7 | 0 | 9 | ns |
9 | td(LCD_A_I) | Delay time, LCD_MCLK high to LCD_VSYNC high | 0 | 7 | 0 | 9 | ns |
10 | td(LCD_W_A) | Delay time, LCD_MCLK high to LCD_HSYNC low | 0 | 7 | 0 | 9 | ns |
11 | td(LCD_W_I) | Delay time, LCD_MCLK high to LCD_HSYNC high | 0 | 7 | 0 | 9 | ns |
12 | td(LCD_STRB_A) | Delay time, LCD_MCLK high to LCD_PCLK active | 0 | 7 | 0 | 9 | ns |
13 | td(LCD_STRB_I) | Delay time, LCD_MCLK high to LCD_PCLK inactive | 0 | 7 | 0 | 9 | ns |
14 | td(LCD_D_Z) | Delay time, LCD_MCLK high to LCD_D[15:0] in 3-state | 0 | 7 | 0 | 9 | ns |
15 | td(Z_LCD_D) | Delay time, LCD_MCLK high to LCD_D[15:0] (valid from 3-state) | 0 | 7 | 0 | 9 | ns |