ZHCSGV3G June 2009 – January 2017 TMS320C6748
PRODUCTION DATA.
The device has two PLL controllers that provide clocks to different parts of the system. PLL0 provides clocks (though various dividers) to most of the components of the device. PLL1 provides clocks to the DDR2/mDDR Controller and provides an alternate clock source for the ASYNC3 clock domain. This allows the peripherals on the ASYNC3 clock domain to be immune to frequency scaling operation on PLL0.
The PLL controller provides the following:
The various clock outputs given by the controller are as follows:
Various dividers that can be used are as follows:
Various other controls supported are as follows: