ZHCSH09 October 2017 MSP432E401Y
PRODUCTION DATA.
PARAMETER | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
fREF_XTAL | Crystal reference | 5 | 25 | MHz | |
fREF_EXT | External clock reference | 5 | 25 | MHz | |
fPLLR | PLL VCO frequency at 1.2 V(2) | 100 | 480 | MHz | |
fPLLS | PLL VCO frequency at 0.9 V(1) | 100 | 480 | MHz | |
tREADY | PLL lock time | Enabling the PLL, when PLL is transitioning from power down to power up | 512 × (reference clock period) | µs | |
When the PLL VCO frequency is changed (PLL is already enabled) | 128 × (reference clock period) | ||||
Changing the OSCSRC between MOSC and PIOSC | 128 × (reference clock period) |