ZHCSHD7A
January 2018 – April 2020
ADC12DJ2700
PRODUCTION DATA.
1
特性
ADC12DJ2700 测量的输入带宽
2
应用
3
说明
4
修订历史记录
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics: DC Specifications
6.6
Electrical Characteristics: Power Consumption
6.7
Electrical Characteristics: AC Specifications (Dual-Channel Mode)
6.8
Electrical Characteristics: AC Specifications (Single-Channel Mode)
6.9
Timing Requirements
6.10
Switching Characteristics
6.11
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Device Comparison
7.3.2
Analog Inputs
7.3.2.1
Analog Input Protection
7.3.2.2
Full-Scale Voltage (VFS) Adjustment
7.3.2.3
Analog Input Offset Adjust
7.3.3
ADC Core
7.3.3.1
ADC Theory of Operation
7.3.3.2
ADC Core Calibration
7.3.3.3
Analog Reference Voltage
7.3.3.4
ADC Overrange Detection
7.3.3.5
Code Error Rate (CER)
7.3.4
Temperature Monitoring Diode
7.3.5
Timestamp
7.3.6
Clocking
7.3.6.1
Noiseless Aperture Delay Adjustment (tAD Adjust)
7.3.6.2
Aperture Delay Ramp Control (TAD_RAMP)
7.3.6.3
SYSREF Capture for Multi-Device Synchronization and Deterministic Latency
7.3.6.3.1
SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)
7.3.6.3.2
Automatic SYSREF Calibration
7.3.7
Digital Down Converters (Dual-Channel Mode Only)
7.3.7.1
Numerically-Controlled Oscillator and Complex Mixer
7.3.7.1.1
NCO Fast Frequency Hopping (FFH)
7.3.7.1.2
NCO Selection
7.3.7.1.3
Basic NCO Frequency Setting Mode
7.3.7.1.4
Rational NCO Frequency Setting Mode
7.3.7.1.5
NCO Phase Offset Setting
7.3.7.1.6
NCO Phase Synchronization
7.3.7.2
Decimation Filters
7.3.7.3
Output Data Format
7.3.7.4
Decimation Settings
7.3.7.4.1
Decimation Factor
7.3.7.4.2
DDC Gain Boost
7.3.8
JESD204B Interface
7.3.8.1
Transport Layer
7.3.8.2
Scrambler
7.3.8.3
Link Layer
7.3.8.3.1
Code Group Synchronization (CGS)
7.3.8.3.2
Initial Lane Alignment Sequence (ILAS)
7.3.8.3.3
8b, 10b Encoding
7.3.8.3.4
Frame and Multiframe Monitoring
7.3.8.4
Physical Layer
7.3.8.4.1
SerDes Pre-Emphasis
7.3.8.5
JESD204B Enable
7.3.8.6
Multi-Device Synchronization and Deterministic Latency
7.3.8.7
Operation in Subclass 0 Systems
7.3.9
Alarm Monitoring
7.3.9.1
NCO Upset Detection
7.3.9.2
Clock Upset Detection
7.4
Device Functional Modes
7.4.1
Dual-Channel Mode
7.4.2
Single-Channel Mode (DES Mode)
7.4.3
JESD204B Modes
7.4.3.1
JESD204B Output Data Formats
7.4.3.2
Dual DDC and Redundant Data Mode
7.4.4
Power-Down Modes
7.4.5
Test Modes
7.4.5.1
Serializer Test-Mode Details
7.4.5.2
PRBS Test Modes
7.4.5.3
Ramp Test Mode
7.4.5.4
Short and Long Transport Test Mode
7.4.5.4.1
Short Transport Test Pattern
7.4.5.4.2
Long Transport Test Pattern
7.4.5.5
D21.5 Test Mode
7.4.5.6
K28.5 Test Mode
7.4.5.7
Repeated ILA Test Mode
7.4.5.8
Modified RPAT Test Mode
7.4.6
Calibration Modes and Trimming
7.4.6.1
Foreground Calibration Mode
7.4.6.2
Background Calibration Mode
7.4.6.3
Low-Power Background Calibration (LPBG) Mode
7.4.7
Offset Calibration
7.4.8
Trimming
7.4.9
Offset Filtering
7.5
Programming
7.5.1
Using the Serial Interface
7.5.1.1
SCS
7.5.1.2
SCLK
7.5.1.3
SDI
7.5.1.4
SDO
7.5.1.5
Streaming Mode
7.6
Register Maps
7.6.1
Memory Map
7.6.2
Register Descriptions
7.6.2.1
Standard SPI-3.0 (0x000 to 0x00F)
Table 46.
Standard SPI-3.0 Registers
7.6.2.1.1
Configuration A Register (address = 0x000) [reset = 0x30]
Table 47.
CONFIG_A Field Descriptions
7.6.2.1.2
Device Configuration Register (address = 0x002) [reset = 0x00]
Table 48.
DEVICE_CONFIG Field Descriptions
7.6.2.1.3
Chip Type Register (address = 0x003) [reset = 0x03]
Table 49.
CHIP_TYPE Field Descriptions
7.6.2.1.4
Chip ID Register (address = 0x004 to 0x005) [reset = 0x0020]
Table 50.
CHIP_ID Field Descriptions
7.6.2.1.5
Chip Version Register (address = 0x006) [reset = 0x01]
Table 51.
CHIP_VERSION Field Descriptions
7.6.2.1.6
Vendor Identification Register (address = 0x00C to 0x00D) [reset = 0x0451]
Table 52.
VENDOR_ID Field Descriptions
7.6.2.2
User SPI Configuration (0x010 to 0x01F)
7.6.2.2.1
User SPI Configuration Register (address = 0x010) [reset = 0x00]
Table 54.
USR0 Field Descriptions
7.6.2.3
Miscellaneous Analog Registers (0x020 to 0x047)
7.6.2.3.1
Clock Control Register 0 (address = 0x029) [reset = 0x00]
Table 56.
CLK_CTRL0 Field Descriptions
7.6.2.3.2
Clock Control Register 1 (address = 0x02A) [reset = 0x00]
Table 57.
CLK_CTRL1 Field Descriptions
7.6.2.3.3
SYSREF Capture Position Register (address = 0x02C-0x02E) [reset = Undefined]
Table 58.
SYSREF_POS Field Descriptions
7.6.2.3.4
INA Full-Scale Range Adjust Register (address = 0x030-0x031) [reset = 0xA000]
Table 59.
FS_RANGE_A Field Descriptions
7.6.2.3.5
INB Full-Scale Range Adjust Register (address = 0x032-0x033) [reset = 0xA000]
Table 60.
FS_RANGE_B Field Descriptions
7.6.2.3.6
Internal Reference Bypass Register (address = 0x038) [reset = 0x00]
Table 61.
BG_BYPASS Field Descriptions
7.6.2.3.7
TMSTP± Control Register (address = 0x03B) [reset = 0x00]
Table 62.
TMSTP_CTRL Field Descriptions
7.6.2.4
Serializer Registers (0x048 to 0x05F)
7.6.2.4.1
Serializer Pre-Emphasis Control Register (address = 0x048) [reset = 0x00]
Table 64.
SER_PE Field Descriptions
7.6.2.5
Calibration Registers (0x060 to 0x0FF)
7.6.2.5.1
Input Mux Control Register (address = 0x060) [reset = 0x01]
Table 66.
INPUT_MUX Field Descriptions
7.6.2.5.2
Calibration Enable Register (address = 0x061) [reset = 0x01]
Table 67.
CAL_EN Field Descriptions
7.6.2.5.3
Calibration Configuration 0 Register (address = 0x062) [reset = 0x01]
Table 68.
CAL_CFG0 Field Descriptions
7.6.2.5.4
Calibration Status Register (address = 0x06A) [reset = Undefined]
Table 69.
CAL_STATUS Field Descriptions
7.6.2.5.5
Calibration Pin Configuration Register (address = 0x06B) [reset = 0x00]
Table 70.
CAL_PIN_CFG Field Descriptions
7.6.2.5.6
Calibration Software Trigger Register (address = 0x06C) [reset = 0x01]
Table 71.
CAL_SOFT_TRIG Field Descriptions
7.6.2.5.7
Low-Power Background Calibration Register (address = 0x06E) [reset = 0x88]
Table 72.
CAL_LP Field Descriptions
7.6.2.5.8
Calibration Data Enable Register (address = 0x070) [reset = 0x00]
Table 73.
CAL_DATA_EN Field Descriptions
7.6.2.5.9
Calibration Data Register (address = 0x071) [reset = Undefined]
Table 74.
CAL_DATA Field Descriptions
7.6.2.5.10
Channel A Gain Trim Register (address = 0x07A) [reset = Undefined]
Table 75.
GAIN_TRIM_A Field Descriptions
7.6.2.5.11
Channel B Gain Trim Register (address = 0x07B) [reset = Undefined]
Table 76.
GAIN_TRIM_B Field Descriptions
7.6.2.5.12
Band-Gap Reference Trim Register (address = 0x07C) [reset = Undefined]
Table 77.
BG_TRIM Field Descriptions
7.6.2.5.13
VINA Input Resistor Trim Register (address = 0x07E) [reset = Undefined]
Table 78.
RTRIM_A Field Descriptions
7.6.2.5.14
VINB Input Resistor Trim Register (address = 0x07F) [reset = Undefined]
Table 79.
RTRIM_B Field Descriptions
7.6.2.5.15
Timing Adjust for A-ADC, Single-Channel Mode, Foreground Calibration Register (address = 0x080) [reset = Undefined]
Table 80.
TADJ_A_FG90 Field Descriptions
7.6.2.5.16
Timing Adjust for B-ADC, Single-Channel Mode, Foreground Calibration Register (address = 0x081) [reset = Undefined]
Table 81.
TADJ_B_FG0 Field Descriptions
7.6.2.5.17
Timing Adjust for A-ADC, Single-Channel Mode, Background Calibration Register (address = 0x082) [reset = Undefined]
Table 82.
TADJ_B_FG0 Field Descriptions
7.6.2.5.18
Timing Adjust for C-ADC, Single-Channel Mode, Background Calibration Register (address = 0x083) [reset = Undefined]
Table 83.
TADJ_B_FG0 Field Descriptions
7.6.2.5.19
Timing Adjust for C-ADC, Single-Channel Mode, Background Calibration Register (address = 0x084) [reset = Undefined]
Table 84.
TADJ_B_FG0 Field Descriptions
7.6.2.5.20
Timing Adjust for B-ADC, Single-Channel Mode, Background Calibration Register (address = 0x085) [reset = Undefined]
Table 85.
TADJ_B_FG0 Field Descriptions
7.6.2.5.21
Timing Adjust for A-ADC, Dual-Channel Mode Register (address = 0x086) [reset = Undefined]
Table 86.
TADJ_A Field Descriptions
7.6.2.5.22
Timing Adjust for C-ADC Acting for A-ADC, Dual-Channel Mode Register (address = 0x087) [reset = Undefined]
Table 87.
TADJ_CA Field Descriptions
7.6.2.5.23
Timing Adjust for C-ADC Acting for B-ADC, Dual-Channel Mode Register (address = 0x088) [reset = Undefined]
Table 88.
TADJ_CB Field Descriptions
7.6.2.5.24
Timing Adjust for B-ADC, Dual-Channel Mode Register (address = 0x089) [reset = Undefined]
Table 89.
TADJ_B Field Descriptions
7.6.2.5.25
Offset Adjustment for A-ADC and INA Register (address = 0x08A-0x08B) [reset = Undefined]
Table 90.
OADJ_A_INA Field Descriptions
7.6.2.5.26
Offset Adjustment for A-ADC and INB Register (address = 0x08C-0x08D) [reset = Undefined]
Table 91.
OADJ_A_INB Field Descriptions
7.6.2.5.27
Offset Adjustment for C-ADC and INA Register (address = 0x08E-0x08F) [reset = Undefined]
Table 92.
OADJ_C_INA Field Descriptions
7.6.2.5.28
Offset Adjustment for C-ADC and INB Register (address = 0x090-0x091) [reset = Undefined]
Table 93.
OADJ_C_INB Field Descriptions
7.6.2.5.29
Offset Adjustment for B-ADC and INA Register (address = 0x092-0x093) [reset = Undefined]
Table 94.
OADJ_B_INA Field Descriptions
7.6.2.5.30
Offset Adjustment for B-ADC and INB Register (address = 0x094-0x095) [reset = Undefined]
Table 95.
OADJ_B_INB Field Descriptions
7.6.2.5.31
Offset Filtering Control 0 Register (address = 0x097) [reset = 0x00]
Table 96.
OSFILT0 Field Descriptions
7.6.2.5.32
Offset Filtering Control 1 Register (address = 0x098) [reset = 0x33]
Table 97.
OSFILT1 Field Descriptions
7.6.2.6
ADC Bank Registers (0x100 to 0x15F)
7.6.2.6.1
Timing Adjustment for Bank 0 (0° Clock) Register (address = 0x102) [reset = Undefined]
Table 99.
B0_TIME_0 Field Descriptions
7.6.2.6.2
Timing Adjustment for Bank 0 (–90° Clock) Register (address = 0x103) [reset = Undefined]
Table 100.
B0_TIME_90 Field Descriptions
7.6.2.6.3
Timing Adjustment for Bank 1 (0° Clock) Register (address = 0x112) [reset = Undefined]
Table 101.
B1_TIME_0 Field Descriptions
7.6.2.6.4
Timing Adjustment for Bank 1 (–90° Clock) Register (address = 0x113) [reset = Undefined]
Table 102.
B1_TIME_90 Field Descriptions
7.6.2.6.5
Timing Adjustment for Bank 2 (0° Clock) Register (address = 0x122) [reset = Undefined]
Table 103.
B2_TIME_0 Field Descriptions
7.6.2.6.6
Timing Adjustment for Bank 2 (–90° Clock) Register (address = 0x123) [reset = Undefined]
Table 104.
B2_TIME_90 Field Descriptions
7.6.2.6.7
Timing Adjustment for Bank 3 (0° Clock) Register (address = 0x132) [reset = Undefined]
Table 105.
B3_TIME_0 Field Descriptions
7.6.2.6.8
Timing Adjustment for Bank 3 (–90° Clock) Register (address = 0x133) [reset = Undefined]
Table 106.
B3_TIME_90 Field Descriptions
7.6.2.6.9
Timing Adjustment for Bank 4 (0° Clock) Register (address = 0x142) [reset = Undefined]
Table 107.
B4_TIME_0 Field Descriptions
7.6.2.6.10
Timing Adjustment for Bank 4 (–90° Clock) Register (address = 0x143) [reset = Undefined]
Table 108.
B4_TIME_90 Field Descriptions
7.6.2.6.11
Timing Adjustment for Bank 5 (0° Clock) Register (address = 0x152) [reset = Undefined]
Table 109.
B5_TIME_0 Field Descriptions
7.6.2.6.12
Timing Adjustment for Bank 5 (–90° Clock) Register (address = 0x153) [reset = Undefined]
Table 110.
B5_TIME_90 Field Descriptions
7.6.2.7
LSB Control Registers (0x160 to 0x1FF)
7.6.2.7.1
LSB Control Bit Output Register (address = 0x160) [reset = 0x00]
Table 112.
ENC_LSB Field Descriptions
7.6.2.8
JESD204B Registers (0x200 to 0x20F)
7.6.2.8.1
JESD204B Enable Register (address = 0x200) [reset = 0x01]
Table 114.
JESD_EN Field Descriptions
7.6.2.8.2
JESD204B Mode Register (address = 0x201) [reset = 0x02]
Table 115.
JMODE Field Descriptions
7.6.2.8.3
JESD204B K Parameter Register (address = 0x202) [reset = 0x1F]
Table 116.
KM1 Field Descriptions
7.6.2.8.4
JESD204B Manual SYNC Request Register (address = 0x203) [reset = 0x01]
Table 117.
JSYNC_N Field Descriptions
7.6.2.8.5
JESD204B Control Register (address = 0x204) [reset = 0x02]
Table 118.
JCTRL Field Descriptions
7.6.2.8.6
JESD204B Test Pattern Control Register (address = 0x205) [reset = 0x00]
Table 119.
JTEST Field Descriptions
7.6.2.8.7
JESD204B DID Parameter Register (address = 0x206) [reset = 0x00]
Table 120.
DID Field Descriptions
7.6.2.8.8
JESD204B Frame Character Register (address = 0x207) [reset = 0x00]
Table 121.
FCHAR Field Descriptions
7.6.2.8.9
JESD204B, System Status Register (address = 0x208) [reset = Undefined]
Table 122.
JESD_STATUS Field Descriptions
7.6.2.8.10
JESD204B Channel Power-Down Register (address = 0x209) [reset = 0x00]
Table 123.
PD_CH Field Descriptions
7.6.2.8.11
JESD204B Extra Lane Enable (Link A) Register (address = 0x20A) [reset = 0x00]
Table 124.
JESD204B Extra Lane Enable (Link A) Field Descriptions
7.6.2.8.12
JESD204B Extra Lane Enable (Link B) Register (address = 0x20B) [reset = 0x00]
Table 125.
JESD204B Extra Lane Enable (Link B) Field Descriptions
7.6.2.9
Digital Down Converter Registers (0x210-0x2AF)
7.6.2.9.1
DDC Configuration Register (address = 0x210) [reset = 0x00]
Table 127.
DDC_CFG Field Descriptions
7.6.2.9.2
Overrange Threshold 0 Register (address = 0x211) [reset = 0xF2]
Table 128.
OVR_T0 Field Descriptions
7.6.2.9.3
Overrange Threshold 1 Register (address = 0x212) [reset = 0xAB]
Table 129.
OVR_T1 Field Descriptions
7.6.2.9.4
Overrange Configuration Register (address = 0x213) [reset = 0x07]
Table 130.
OVR_CFG Field Descriptions
7.6.2.9.5
DDC Configuration Preset Mode Register (address = 0x214) [reset = 0x00]
Table 131.
CMODE Field Descriptions
7.6.2.9.6
DDC Configuration Preset Select Register (address = 0x215) [reset = 0x00]
Table 132.
CSEL Field Descriptions
7.6.2.9.7
Digital Channel Binding Register (address = 0x216) [reset = 0x02]
Table 133.
DIG_BIND Field Descriptions
7.6.2.9.8
Rational NCO Reference Divisor Register (address = 0x217 to 0x218) [reset = 0x0000]
Table 134.
NCO_RDIV Field Descriptions
7.6.2.9.9
NCO Synchronization Register (address = 0x219) [reset = 0x02]
Table 135.
NCO_SYNC Field Descriptions
7.6.2.9.10
NCO Frequency (DDC A or DDC B and Preset x) Register (address = see ) [reset = see ]
Table 136.
FREQAx or FREQBx Field Descriptions
7.6.2.9.11
NCO Phase (DDC A or DDC B and Preset x) Register (address = see ) [reset = see ]
Table 137.
PHASEAx or PHASEBx Field Descriptions
7.6.2.10
Spin Identification Register (address = 0x297) [reset = Undefined]
Table 138.
SPIN_ID Field Descriptions
7.6.3
SYSREF Calibration Registers (0x2B0 to 0x2BF)
7.6.3.1
SYSREF Calibration Enable Register (address = 0x2B0) [reset = 0x00]
Table 140.
SRC_EN Field Descriptions
7.6.3.2
SYSREF Calibration Configuration Register (address = 0x2B1) [reset = 0x05]
Table 141.
SRC_CFG Field Descriptions
7.6.3.3
SYSREF Calibration Status Register (address = 0x2B2 to 0x2B4) [reset = Undefined]
Table 142.
SRC_STATUS Field Descriptions
7.6.3.4
DEVCLK Aperture Delay Adjustment Register (address = 0x2B5 to 0x2B7) [reset = 0x000000]
Table 143.
TAD Field Descriptions
7.6.3.5
DEVCLK Timing Adjust Ramp Control Register (address = 0x2B8) [reset = 0x00]
Table 144.
TAD_RAMP Field Descriptions
7.6.4
Alarm Registers (0x2C0 to 0x2C2)
7.6.4.1
Alarm Interrupt Register (address = 0x2C0) [reset = Undefined]
Table 146.
ALARM Field Descriptions
7.6.4.2
Alarm Status Register (address = 0x2C1) [reset = 0x1F]
Table 147.
ALM_STATUS Field Descriptions
7.6.4.3
Alarm Mask Register (address = 0x2C2) [reset = 0x1F]
Table 148.
ALM_MASK Field Descriptions
8
Application and Implementation
8.1
Application Information
8.2
Typical Applications
8.2.1
Wideband RF Sampling Receiver
8.2.1.1
Design Requirements
8.2.1.1.1
Input Signal Path
8.2.1.1.2
Clocking
8.2.1.2
Detailed Design Procedure
8.2.1.2.1
Calculating Values of AC-Coupling Capacitors
8.2.1.3
Application Curves
8.2.2
Reconfigurable Dual-Channel 2.5-GSPS or Single-Channel 5.0-Gsps Oscilloscope
8.2.2.1
Design Requirements
8.2.2.1.1
Input Signal Path
8.2.2.1.2
Clocking
8.2.2.1.3
ADC12DJ2700
8.2.2.2
Application Curves
8.3
Initialization Set Up
9
Power Supply Recommendations
9.1
Power Sequencing
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
器件和文档支持
11.1
器件支持
11.1.1
第三方米6体育平台手机版_好二三四免责声明
11.1.2
开发支持
11.2
文档支持
11.2.1
相关文档
11.3
接收文档更新通知
11.4
支持资源
11.5
商标
11.6
静电放电警告
11.7
Glossary
12
机械、封装和可订购信息
11.2.1
相关文档
请参阅如下相关文档:
米6体育平台手机版_好二三四 (TI),
《JESD204B 多器件同步:将要求进行分解》
米6体育平台手机版_好二三四 (TI),
《采用 SMBus 接口和 TruTherm™ 技术的 LM95233 双路远程二极管和本地温度传感器》
米6体育平台手机版_好二三四 (TI),
《提供相位同步功能和 JESD204B 支持的 LMX2594 15GHz 宽带 PLLatinum™ 射频合成器》
米6体育平台手机版_好二三四 (TI),
《具有集成型 VCO 的 LMX2592 高性能宽带 PLLatinum™ 射频合成器》
米6体育平台手机版_好二三四 (TI),
《具有集成型 VCO 的 LMX2582 高性能宽带 PLLatinum™ 射频合成器》
米6体育平台手机版_好二三四 (TI),
《具有双环路 PLL 且符合 JESD204B 标准的 LMK0482x 超低噪声时钟抖动消除器》
米6体育平台手机版_好二三四 (TI),
《采用 2 × 2 QFN 封装且具有断续短路保护功能的 TPS6208x 3A 降压转换器》
米6体育平台手机版_好二三四 (TI),
《具有集成电感器的 TPS82130 17V 输入电压、3A 降压转换器 MicroSiP™ 模块》
米6体育平台手机版_好二三四 (TI),
《采用 3 x 3 QFN 封装的 TPS6213x 3V 至 17V、3A 降压转换器》
米6体育平台手机版_好二三四 (TI),
《TPS7A7200 2A 快速瞬变低压降稳压器》
米6体育平台手机版_好二三四 (TI),
《具有可编程软启动功能的 TPS74401 3.0A 超级 LDO》
米6体育平台手机版_好二三四 (TI),
《采用 ADC12DJ3200 且适用于 L、S、C 和 X 带的直接射频采样雷达接收器参考设计》
米6体育平台手机版_好二三四 (TI),
《ADC12DJ2700 评估模块》
用户指南
米6体育平台手机版_好二三四 (TI),
《适用于 DSO、雷达和 5G 无线测试器的多通道 JESD204B 15GHz 时钟参考设计》
米6体育平台手机版_好二三四 (TI),
《LMH5401 8GHz 低噪声、低功耗全差分放大器》
米6体育平台手机版_好二三四 (TI),
《LMH6401 直流至 4.5GHz、全差分数字可变增益放大器》
米6体育平台手机版_好二三四 (TI),
《具有 2.5V、2ppm/°C 内部基准的 DAC8560 16 位、超低干扰、电压输出数模转换器》
米6体育平台手机版_好二三四 (TI),
《OPA70x CMOS 轨至轨 I/O 运算放大器》
米6体育平台手机版_好二三四 (TI),
《LMH6559 高速闭环缓冲器》
米6体育平台手机版_好二三四 (TI),
《具有双环路 PLL 的 LMK04832 超低噪声且符合 JESD204B 标准的时钟抖动清除器》
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|