ZHCSHN9A February 2018 – April 2018 LMK05028
PRODUCTION DATA.
As long as all VDD core supplies are driven by the same 3.3-V supply rail that ramp in a monotonic manner from 0 V to 3.135 V, irrespective of the ramp time, then there is no requirement to add a capacitor on the PDN pin to externally delay the device power-up sequence. As shown in Figure 65, the PDN pin can be left floating or otherwise driven by a system host device to meet the clock sequencing requirements in the system.