ZHCSHN9A February 2018 – April 2018 LMK05028
PRODUCTION DATA.
Figure 42 shows the 3-loop architecture implemented the same for both PLL channels with exception of the VCO frequency range. Each PLL channel can be configured independently in the different PLL modes described in PLL Architecture Overview.