ZHCSHN9A February 2018 – April 2018 LMK05028
PRODUCTION DATA.
The feedback path of each REF-DPLL and TCXO-DPLL has a feedback prescaler (PR) followed by a fractional FB divider. The prescaler divides the PLL primary post-divider (P1) clock by a programmable value from 2 to 17, which then clocks the FB divider. The FB divider of each REF-DPLL and TCXO-DPLL includes a 30-b integer portion (INT), 40-b numerator portion (NUM), and 40-b denominator portion (DEN). The total FB divider value is: FB = INT + NUM / DEN. All DPLL feedback dividers are programmable, except for the DENTCXO (fixed, 240). The FB divider clock must match the TDC rate determined by the TDC input path of the respective DPLL.
The REF-DPLL TDC rate is:
The TCXO-DPLL TDC rate is: