ZHCSHN9A February 2018 – April 2018 LMK05028
PRODUCTION DATA.
Each PLL channel supports the zero-delay mode option to achieve a known and deterministic phase relationship between the reference and output clock. ZDM is supported for 2-loop and 3-loop modes through the REF-DPLL. Once PLL is locked with ZDM enabled, the PLL will have minimal phase delay (phase offset) between its reference input and the output clocks. The input-to-output phase offset (tPHO) will be repeatable after exiting holdover, after a switchover event, and after device start-up. Note that ZDM and DCO mode should not be enabled at the same time within a PLL channel.
As shown in Figure 59, PLL1 supports zero-delay for OUT4/5, OUT6, and OUT7. PLL2 supports zero-delay for OUT0, OUT1, and OUT2/3 through as similar ZDM configuration. See Zero-Delay Mode (ZDM) Configuration.