ZHCSHR4F
January 2009 – April 2018
DAC7568
,
DAC8168
,
DAC8568
PRODUCTION DATA.
1
特性
2
应用
3
说明
框图
4
修订历史记录
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
Electrical Characteristics
7.3
Timing Requirements
7.4
Typical Characteristics: Internal Reference
7.5
Typical Characteristics: DAC at AVDD = 5.5 V
7.6
Typical Characteristics: DAC at AVDD = 3.6 V
7.7
Typical Characteristics: DAC at AVDD = 2.7 V
8
Detailed Description
8.1
Functional Block Diagram
8.2
Feature Description
8.2.1
Digital-to-Analog Converter (DAC)
8.2.2
Resistor String
8.2.3
Output Amplifier
8.2.4
Internal Reference
8.2.5
Serial Interface
8.2.6
Input Shift Register
Table 1.
DAC8568 Data Input Register Format
Table 2.
DAC8168 Data Input Register Format
Table 3.
DAC7568 Data Input Register Format
8.2.7
SYNC Interrupt
8.2.8
Power-on Reset to Zero Scale or Midscale
8.2.9
Clear Code Register and CLR Pin
8.2.10
Software Reset Function
8.2.11
Operating Examples: DAC7568/DAC8168/DAC8568
Table 4.
1st: Write to Data Buffer A:
Table 5.
2nd: Write to Data Buffer B:
Table 6.
3rd: Write to Data Buffer G:
Table 7.
4th: Write to Data Buffer H and Simultaneously Update all DACs:
Table 8.
1st: Write to Data Buffer C and Load DAC C: DAC C Output Settles to Specified Value Upon Completion:
Table 9.
2nd: Write to Data Buffer D and Load DAC D: DAC D Output Settles to Specified Value Upon Completion:
Table 10.
3rd: Write to Data Buffer E and Load DAC E: DAC E Output Settles to Specified Value Upon Completion:
Table 11.
4th: Write to Data Buffer F and Load DAC F: DAC F Output Settles to Specified Value Upon Completion:
Table 12.
1st: Write Power-Down Command to DAC Channel A and DAC Channel B: DAC A and DAC B to 1kΩ.
Table 13.
2nd: Write Power-Down Command to DAC Channel H: DAC H to 1kΩ.
Table 14.
3rd: Write Power-Down Command to DAC Channel C and DAC Channel D: DAC C and DAC D to 100kΩ.
Table 15.
4th: Write Power-Down Command to DAC Channel F: DAC F to 100kΩ.
Table 16.
1st: Write Sequence for Enabling the DAC7568, DAC8168, and DAC8568 Internal Reference All the Time:
Table 17.
2nd: Write Sequence to Power-Down All DACs to High-Impedance:
Table 18.
1st: Write Sequence for Disabling the DAC7568, DAC8168, and DAC8568 Internal Reference All the Time (after this sequence, these devices require an external reference source to function):
Table 19.
2nd: Write Sequence to Write Specified Data to All DACs:
8.3
Device Functional Modes
8.3.1
Enable/Disable Internal Reference
8.3.1.1
Static Mode
Table 20.
Write Sequence for Enabling Internal Reference (Static Mode) (Internal Reference Powered On—08000001h)
Table 21.
Write Sequence for Disabling Internal Reference (Static Mode) (Internal Reference Powered On—08000000h)
8.3.1.2
Flexible Mode
Table 22.
Write Sequence for Enabling Internal Reference (Flexible Mode) (Internal Reference Powered On—09080000h)
Table 23.
Write Sequence for Enabling Internal Reference (Flexible Mode) (Internal Reference Always Powered On—090A0000h)
Table 24.
Write Sequence for Disabling Internal Reference (Flexible Mode) (Internal Reference Always Powered Down—090C0000h)
Table 25.
Write Sequence for Switching from Flexible Mode to Static Mode for Internal Reference (Internal Reference Always Powered Down—09000000h)
8.3.2
LDAC Functionality
8.3.3
Power-Down Modes
8.3.3.1
DAC Power-Down Commands
9
Application and Implementation
9.1
Application Information
9.2
Typical Applications - Microprocessor Interfacing
9.2.1
DAC7568/DAC8168/DAC8568 to an 8051 Interface
9.2.1.1
Detailed Design Procedure
9.2.1.1.1
Internal Reference
9.2.1.1.1.1
Supply Voltage
9.2.1.1.1.2
Temperature Drift
9.2.1.1.1.3
Noise Performance
9.2.1.1.1.4
Load Regulation
9.2.1.1.1.5
Long-Term Stability
9.2.1.1.1.6
Thermal Hysteresis
9.2.1.1.2
DAC Noise Performance
9.2.1.1.3
Bipolar Operation Using The DAC7568/DAC8168/DAC8568
9.2.2
DAC7568/DAC8168/DAC8568 to Microwire Interface
9.2.3
DAC7568/DAC8168/DAC8568 to 68HC11 Interface
10
Layout
10.1
Layout Guidelines
11
器件和文档支持
11.1
器件支持
11.1.1
器件命名规则
11.1.1.1
静态性能
11.1.1.1.1
分辨率
11.1.1.1.2
最低有效位 (LSB)
11.1.1.1.3
最高有效位 (MSB)
11.1.1.1.4
相对精度或积分非线性 (INL)
11.1.1.1.5
微分非线性 (DNL)
11.1.1.1.6
满量程误差
11.1.1.1.7
偏移误差
11.1.1.1.8
零代码误差
11.1.1.1.9
增益误差
11.1.1.1.10
满量程误差漂移
11.1.1.1.11
偏移误差漂移
11.1.1.1.12
零代码误差漂移
11.1.1.1.13
增益温度系数
11.1.1.1.14
电源抑制比 (PSRR)
11.1.1.1.15
单调性
11.1.1.2
动态性能
11.1.1.2.1
压摆率
11.1.1.2.2
输出电压稳定时间
11.1.1.2.3
代码更改/数模转换毛刺脉冲能量
11.1.1.2.4
数字馈通
11.1.1.2.5
通道到通道直流串扰
11.1.1.2.6
通道到通道交流串扰
11.1.1.2.7
信噪比 (SNR)
11.1.1.2.8
总谐波失真 (THD)
11.1.1.2.9
无杂散动态范围 (SFDR)
11.1.1.2.10
信噪比和失真率 (SINAD)
11.1.1.2.11
DAC 输出噪声密度
11.1.1.2.12
DAC 输出噪声
11.1.1.2.13
满量程范围 (FSR)
11.2
相关链接
11.3
接收文档更新通知
11.4
社区资源
11.5
商标
11.6
静电放电警告
11.7
Glossary
12
机械、封装和可订购信息
9.2
Typical Applications - Microprocessor Interfacing
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|