ZHCSHR5C March 2018 – September 2019 TUSB1064
PRODUCTION DATA.
The TUSB1064 supports up to 4 DisplayPort lanes at datarates up to 8.1Gbps (HBR3). The TUSB1064, when configured in DisplayPort mode, monitors the native AUX traffic as it traverses between DisplayPort source and DisplayPort sink. For the purposes of reducing power, the TUSB1064 manages the number of active DisplayPort lanes based on the content of the AUX transactions. The TUSB1064 snoops native AUX writes to DisplayPort sink’s DPCD registers 0x00101 (LANE_COUNT_SET) and 0x00600 (SET_POWER_STATE). TUSB1064disables/enables lanes based on value written to LANE_COUNT_SET. The TUSB1064 disables all lanes when SET_POWER_STATE is in the D3. Otherwise, active lanes are based on value of LANE_COUNT_SET.
DisplayPort AUX snooping is enabled by default but can be disabled by changing the AUX_SNOOP_DISABLE register. Once AUX snoop is disabled, management of TUSB1064 DisplayPort lanes are controlled through various configuration registers.
NOTE
AUX snooping feature is only supported when TUSB1064 is configured for I2C mode. When TUSB1064 is configured for GPIO mode, the AUX snoop feature is disabled and all four DP lanes are enabled if HPDIN is asserted high.
When TUSB1064’s AUX snoop feature is enabled, the syncs defined by the DisplayPort standard must be received in order for AUX snoop feature to function properly. AUX writes to panel’s DPCD address 0x00600 and 0x00101 should result in SET_POWER_STATE and LANE_COUNT_SET fields at TUSB1064’s offset 0x12 to get set to the appropriate value. If these fields do not get set correctly, then incoming AUX may not be compliant. If this is the case, then it is best to disable AUX snoop by setting the AUX_SNOOP_DISABLE field at offset 0x13.