ZHCSIJ5C August 2018 – June 2019 ADS9224R , ADS9234R
PRODUCTION DATA.
The device supports legacy, SPI-compatible protocols with all combinations of clock phase and polarity. In this data transfer protocol, the device provides data from ADC_A on SDO-0A and data from ADC_B on SDO-0B. On power-up or after reset, the device supports the SPI-00-S-SDR protocol for reading data from the device. Table 3 provides the details of different legacy SPI protocols to read data from the device.
PROTOCOL(3) | SCLK POLARITY (CPOL(4)) | SCLK PHASE (CPHA(4))(1)(2) | MSB LAUNCH EDGE | BUS WIDTH | tREAD(5)(6) | TIMING DIAGRAM |
---|---|---|---|---|---|---|
SPI-00-S-SDR | Low (CPOL= 0) | Rising (CPHA = 0) | CS falling | 1 | [15.5 × tCLK + k] | Figure 47 |
SPI-01-S-SDR | Low (CPOL= 0) | Falling (CPHA = 1) | 1st SCLK rising | 1 | [15.5 × tCLK + k] | Figure 48 |
SPI-10-S-SDR | High (CPOL= 1) | Falling (CPHA = 0) | CS falling | 1 | [15.5 × tCLK + k] | Figure 47 |
SPI-11-S-SDR | High (CPOL= 1) | Rising (CPHA = 1) | 1st SCLK falling | 1 | [15.5 × tCLK + k] | Figure 48 |
Figure 47 and Figure 48 show timing diagrams for the SPI-00-S-SDR, SPI-10-SDR and SPI-01-S-SDR, SPI-11-SDR protocols, respectively.