ZHCSIZ6C October 2018 – June 2019 ADS125H02
PRODUCTION DATA.
MODE4 is shown in Figure 94 and described in Table 42.
Return to Register Map Summary.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | MUX[2:0] | GAIN[3:0] | |||||
R/W-0h | R/W-5h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | 0 | R | 0h |
Reserved Always write 0h. |
6:4 | MUX[2:0] | R/W | 5h |
Input Multiplexer These bits set the input multiplexer control. 000: AIN1 – AIN0 001: AIN0 – AIN1 010: AIN1 – AINCOM 011: AIN0 – AINCOM 100: HV supply readback (HV_AVDD – HV_AVSS) / 36 101: Internal short to VCOM (HV_AVDD + HV_AVSS) / 2 (default) 110: Temperature sensor reading 111: Reserved (do not use) |
3:0 | GAIN[3:0] | R/W | 0h |
PGA Gain These bits set the PGA gain setting. 0000: 0.125 (default) 0001: 0.1875 0010: 0.25 0011: 0.5 0100: 1 0101: 2 0110: 4 0111: 8 1000: 16 1001: 32 1010: 64 1011: 128 1100-1111: reserved |