ZHCSJB4D
April 2019 – January 2024
TAS2563
PRODUCTION DATA
1
1
特性
2
应用
3
说明
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
I2C Timing Requirements
5.7
SPI Timing Requirements
5.8
PDM Port Timing Requirements
5.9
TDM Port Timing Requirements
5.10
Timing Diagrams
5.11
Typical Characteristics
6
Parameter Measurement Information
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
PurePath Console 3 Software
7.3.2
Device Mode and Address Selection
7.3.3
General I2C Operation
7.3.4
General SPI Operation
7.3.5
Single-Byte and Multiple-Byte Transfers
7.3.6
Single-Byte Write
7.3.7
Multiple-Byte Write and Incremental Multiple-Byte Write
7.3.8
Single-Byte Read
7.3.9
Multiple-Byte Read
7.3.10
Register Organization
7.3.11
Operational Modes
7.3.11.1
Hardware Shutdown
7.3.11.2
Software Shutdown
7.3.11.3
Mute
7.3.11.4
Active
7.3.11.5
Perform Load Diagnostics
7.3.11.6
Mode Control and Software Reset
7.3.12
Faults and Status
7.3.13
Digital Input Pull Downs
7.4
Device Functional Modes
7.4.1
PDM Input
7.4.2
TDM Port
7.4.3
Playback Signal Path
7.4.3.1
Digital Signal Processor
7.4.3.2
High Pass Filter
7.4.3.3
Digital Volume Control and Amplifier Output Level
7.4.3.4
Auto-mute During Idle Channel Mode
7.4.3.5
Auto-start/stop on Audio Clocks
7.4.3.6
Supply Tracking Limiters with Brown Out Prevention
7.4.3.7
Class-D Settings
7.4.4
SAR ADC
7.4.5
Boost
7.4.6
IV Sense
7.4.7
Load Diagnostics
7.4.8
Clocks and PLL
7.4.9
Thermal Foldback
7.5
Register Maps
7.5.1
Register Summary Table Page=0x00
7.5.2
PAGE (page=0x00 address=0x00) [reset=0h]
7.5.3
SW_RESET (page=0x00 address=0x01) [reset=0h]
7.5.4
PWR_CTL (page=0x00 address=0x02) [reset=Eh]
7.5.5
PB_CFG1 (page=0x00 address=0x03) [reset=20h]
7.5.6
MISC_CFG1 (page=0x00 address=0x04) [reset=C6h]
7.5.7
MISC_CFG2 (page=0x00 address=0x05) [reset=22h]
7.5.8
TDM_CFG0 (page=0x00 address=0x06) [reset=9h]
7.5.9
TDM_CFG1 (page=0x00 address=0x07) [reset=2h]
7.5.10
TDM_CFG2 (page=0x00 address=0x08) [reset=4Ah]
7.5.11
TDM_CFG3 (page=0x00 address=0x09) [reset=10h]
7.5.12
TDM_CFG4 (page=0x00 address=0x0A) [reset=13h]
7.5.13
TDM_CFG5 (page=0x00 address=0x0B) [reset=2h]
7.5.14
TDM_CFG6 (page=0x00 address=0x0C) [reset=0h]
7.5.15
TDM_CFG7 (page=0x00 address=0x0D) [reset=4h]
7.5.16
TDM_CFG8 (page=0x00 address=0x0E) [reset=5h]
7.5.17
TDM_CFG9 (page=0x00 address=0x0F) [reset=6h]
7.5.18
TDM_CFG10 (page=0x00 address=0x10) [reset=7h]
7.5.19
DSP Mode & TDM_DET (page=0x00 address=0x11) [reset=7Fh]
7.5.20
LIM_CFG0 (page=0x00 address=0x12) [reset=12h]
7.5.21
LIM_CFG1 (page=0x00 address=0x13) [reset=76h]
7.5.22
DSP FREQUENCY & BOP_CFG0 (page=0x00 address=0x14) [reset=1h]
7.5.23
BOP_CFG0 (page=0x00 address=0x15) [reset=2Eh]
7.5.24
BIL_and_ICLA_CFG0 (page=0x00 address=0x16) [reset=60h]
7.5.25
BIL_ICLA_CFG1 (page=0x00 address=0x17) [reset=0h]
7.5.26
GAIN_ICLA_CFG0 (page=0x00 address=0x18) [reset=0h]
7.5.27
ICLA_CFG1 (page=0x00 address=0x19) [reset=0h]
7.5.28
INT_MASK0 (page=0x00 address=0x1A) [reset=FCh]
7.5.29
INT_MASK1 (page=0x00 address=0x1B) [reset=A6h]
7.5.30
INT_MASK2 (page=0x00 address=0x1C) [reset=DFh]
7.5.31
INT_MASK3 (page=0x00 address=0x1D) [reset=FFh]
7.5.32
INT_LIVE0 (page=0x00 address=0x1F) [reset=0h]
7.5.33
INT_LIVE1 (page=0x00 address=0x20) [reset=0h]
7.5.34
INT_LIVE3 (page=0x00 address=0x21) [reset=0h]
7.5.35
INT_LIVE4 (page=0x00 address=0x22) [reset=0h]
7.5.36
INT_LTCH0 (page=0x00 address=0x24) [reset=0h]
7.5.37
INT_LTCH1 (page=0x00 address=0x25) [reset=0h]
7.5.38
INT_LTCH3 (page=0x00 address=0x26) [reset=0h]
7.5.39
INT_LTCH4 (page=0x00 address=0x27) [reset=0h]
7.5.40
VBAT_MSB (page=0x00 address=0x2A) [reset=0h]
7.5.41
VBAT_LSB (page=0x00 address=0x2B) [reset=0h]
7.5.42
TEMP (page=0x00 address=0x2C) [reset=0h]
7.5.43
INT & CLK CFG (page=0x00 address=0x30) [reset=19h]
7.5.44
DIN_PD (page=0x00 address=0x31) [reset=40h]
7.5.45
MISC (page=0x00 address=0x32) [reset=80h]
7.5.46
BOOST_CFG1 (page=0x00 address=0x33) [reset=34h]
7.5.47
BOOST_CFG2 (page=0x00 address=0x34) [reset=4Bh]
7.5.48
BOOST_CFG3 (page=0x00 address=0x35) [reset=74h]
7.5.49
MISC (page=0x00 address=0x3B) [reset=58h]
7.5.50
TG_CFG0 (page=0x00 address=0x3F) [reset=0h]
7.5.51
BST_ILIM_CFG0 (page=0x00 address=0x40) [reset=36h]
7.5.52
PDM_CONFIG0 (page=0x00 address=0x41) [reset=1h]
7.5.53
DIN_PD & PDM_CONFIG3 (page=0x00 address=0x42) [reset=F8h]
7.5.54
ASI2_CONFIG0 (page=0x00 address=0x43) [reset=8h]
7.5.55
ASI2_CONFIG1 (page=0x00 address=0x44) [reset=0h]
7.5.56
ASI2_CONFIG2 (page=0x00 address=0x45) [reset=1h]
7.5.57
ASI2_CONFIG3 (page=0x00 address=0x46) [reset=FCh]
7.5.58
PVDD_MSB_DSP (page=0x00 address=0x49) [reset=0h]
7.5.59
PVDD_LSB_DSP (page=0x00 address=0x4A) [reset=0h]
7.5.60
REV_ID (page=0x00 address=0x7D) [reset=0h]
7.5.61
I2C_CKSUM (page=0x00 address=0x7E) [reset=0h]
7.5.62
BOOK (page=0x00 address=0x7F) [reset=0h]
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.2.1
Mono/Stereo Configuration
8.2.2.2
Boost Converter Passive Devices
8.2.2.3
EMI Passive Devices
8.2.2.4
Miscellaneous Passive Devices
8.2.3
Application Curves
9
Power Supply Recommendations
9.1
Power Supplies
9.2
Power Supply Sequencing
9.2.1
Boost Supply Details
9.2.2
External Boost Mode (Boost Bypass Mode)
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
Device and Documentation Support
11.1
Documentation Support
11.1.1
Related Documentation
11.2
Receiving Notification of Documentation Updates
11.3
支持资源
11.4
Trademarks
11.5
静电放电警告
11.6
术语表
12
Revision History
13
Mechanical, Packaging, and Orderable Information
1
特性
主要特性
11.5V、12 级超前 H 级升压
集成型 DSP
高达 40kHz 的满量程超声波输出
2 个 PDM 麦克风输入
强大的 D 级音频放大器:
6.1W 1% THD+N(4Ω,3.6V)
5W 1% THD+N(8Ω,3.6V)
10W 1% THD+N(4Ω,12V)
保护特性:
实时 I/V 检测扬声器保护
扬声器热保护和过冲保护
短路和开路负载保护
热保护和过流保护
高级音频处理
专用实时 DSP,具有:
10 频带均衡器
3 频带动态均衡器
动态范围压缩
心理声学低音
灵活的接口和控制:
I
2
S/TDM:8 个通道(32 位),运行速率达 96KSPS
I
2
C:可选择地址,快速模式+
芯片间通信总线 (DSBGA)
8kHz 至 96kHz 采样速率
电源效率和灵活性:
功率为 1W 时效率达 83.5%
硬件关断 VBAT 电流低于 1uA
升压旁路模式
电源和管理
VBAT:2.5V 至 5.5V
VDD:1.62V 至 1.95V
PVDD:VBAT 至 13V (QFN)
PVDD:VBAT 至 15V(QFN,VBAT < 3.5V)
PVDD:VBAT 至 16V (DSBGA)
IOVDD:1.65V 至 3.6V
VBAT 跟踪峰值电压限制器
高级欠压保护功能
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|