ZHCSJB4D April 2019 – January 2024 TAS2563
PRODUCTION DATA
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | PDM_GATE_PAD0[6:6] | PDM_RATE_PAD0[5:5] | DIS_PDM_MIC_CLK_ERR_PAD0[4:4] | PDM_PAD0_CAP_EDGE[3:3] | PDM_MIC2_EN[2:2] | PDM_MIC1_EN[1:1] | PDM_MIC_SLV |
R-0h | RW-1h | RW-0h | RW-0h | RW-0h | RW-0h | RW-0h | RW-1h |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | Reserved | R | 0h | Reserved |
6 | PDM_GATE_PAD0 | RW | 1h | Clock gating for master mode PAD0 0b=Disabled 1b=Enabled |
5 | PDM_RATE_PAD0 | RW | 0h | PDM data rate of PAD0 0b=3.072 MHz 1b=6.144 MHz |
4 | DIS_PDM_MIC_CLK_ERR_PAD0 | RW | 0h | Disable PDM Mic. clock error on PAD0 detection 0b=Clock error detection is enabled 1b=Clock error detection is disabled |
3 | PDM_PAD0_CAP_EDGE | RW | 0h | Capture edge of PDM mic data for PAD0 0b=MIC1 captured on positive edge. MIC2 captured on negative edge 1b=MIC1 captured on negative edge. MIC2 captured on positive edge |
2 | PDM_MIC2_EN | RW | 0h | Control for PDM MIC2 path 0b=MIC2 path is disabled 1b=MIC2 path is enabled |
1 | PDM_MIC1_EN | RW | 0h | Control for PDM MIC1 path 0b=MIC1 path is disabled 1b=MIC1 path is enabled |
0 | PDM_MIC_SLV | RW | 1h | Device in PDM MIC SLAVE or MASTER 0b=Device is in PDM MIC master mode 1b=Device is in PDM Slave mode |