ZHCSJU9E January 2007 – June 2019 TPS40077
PRODUCTION DATA.
A graphical method is used to select the compensation components. This is a standard feed-forward buck converter. Its PWM gain is given by Equation 44.
The ramp voltage is 1 V at the UVLO voltage. Because of the feed-forward compensation, the programmed UVLO voltage is the voltage that sets the PWM gain.
The gain of the output LC filter is given by Equation 45.
The PWM and LC gain is Equation 46.
To plot this on a Bode plot, the dc gain must be expressed in dB. The dc gain is equal to KPWM. To express this in dB, take its logarithm and multiply by 20. For this converter, the dc gain is Equation 47.
Also, the pole and zero frequencies should be calculated. A double pole is associated with the LC and a zero is associated with the ESR of the output capacitor. The frequencies where these occur can be calculated using Equation 48 and Equation 49.
These are shown in the Bode plot of Figure 29.
The next step is to establish the required compensation gain to achieve the desired overall system response. The target response is to have the crossover frequency between 1/9 and 1/5 times the switching frequency, in order to have a phase margin greater than 45° and a gain margin greater than 6 dB.
A type-III compensation network, shown in Figure 30, was used for this design. This network gives the best overall flexibility for compensating the converter.
A typical Bode plot for this type of compensation network is shown in Figure 31.
The high-frequency gain and the break (pole and zero) frequencies are calculated using Equation 50 through Equation 55.
Looking at the PWM and LC bode plot, there are a few things which must be done to achieve stability.
Using these values and Equation 50 through Equation 55, the Rs and Cs around the compensation network can be calculated.
Using these values, the simulated results are 57° of phase margin at 54 kHz.