ZHCSJZ6D June   2019  – December 2021 BQ25618 , BQ25619

PRODUCTION DATA  

  1. 特性
  2. 应用
  3. 说明
  4. Revision History
  5. 说明(续)
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Thermal Information
    6. 7.6 Electrical Characteristics
    7. 7.7 Timing Requirements
    8. 7.8 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1  Power-On-Reset (POR)
      2. 8.3.2  Device Power Up From Battery Without Input Source
      3. 8.3.3  Power Up From Input Source
        1. 8.3.3.1 Power Up REGN LDO
        2. 8.3.3.2 Poor Source Qualification
        3. 8.3.3.3 Input Source Type Detection (IINDPM Threshold)
          1. 8.3.3.3.1 PSEL Pins Sets Input Current Limit
        4. 8.3.3.4 Input Voltage Limit Threshold Setting (VINDPM Threshold)
        5. 8.3.3.5 Power Up Converter in Buck Mode
        6. 8.3.3.6 HIZ Mode with Adapter Present
      4. 8.3.4  Boost Mode Operation From Battery
      5. 8.3.5  Power Path Management
        1. 8.3.5.1 Narrow VDC Architecture
        2. 8.3.5.2 Dynamic Power Management
        3. 8.3.5.3 Supplement Mode
      6. 8.3.6  Battery Charging Management
        1. 8.3.6.1 Autonomous Charging Cycle
        2. 8.3.6.2 Battery Charging Profile
        3. 8.3.6.3 Charging Termination
        4. 8.3.6.4 Thermistor Qualification
          1. 8.3.6.4.1 JEITA Guideline Compliance During Charging Mode
          2. 8.3.6.4.2 Boost Mode Thermistor Monitor During Battery Discharge Mode
        5. 8.3.6.5 Charging Safety Timer
      7. 8.3.7  Ship Mode and QON Pin
        1. 8.3.7.1 BATFET Disable (Enter Ship Mode)
        2. 8.3.7.2 BATFET Enable (Exit Ship Mode)
        3. 8.3.7.3 BATFET Full System Reset
      8. 8.3.8  Status Outputs (STAT, INT , PMID_GOOD)
        1. 8.3.8.1 Power Good Indicator (PG_STAT Bit)
        2. 8.3.8.2 Charging Status Indicator (STAT)
        3. 8.3.8.3 Interrupt to Host (INT)
        4. 8.3.8.4 PMID Voltage Indicator (PMID_GOOD)
      9. 8.3.9  Protections
        1. 8.3.9.1 Voltage and Current Monitoring in Buck Mode
          1. 8.3.9.1.1 Input Overvoltage Protection (ACOV)
          2. 8.3.9.1.2 System Overvoltage Protection (SYSOVP)
        2. 8.3.9.2 Voltage and Current Monitoring in Boost Mode
          1. 8.3.9.2.1 Boost Mode Overvoltage Protection
          2. 8.3.9.2.2 PMID Overcurrent Protection
        3. 8.3.9.3 Thermal Regulation and Thermal Shutdown
          1. 8.3.9.3.1 Thermal Protection in Buck Mode
          2. 8.3.9.3.2 Thermal Protection in Boost Mode
        4. 8.3.9.4 Battery Protection
          1. 8.3.9.4.1 Battery Overvoltage Protection (BATOVP)
          2. 8.3.9.4.2 Battery Overdischarge Protection
          3. 8.3.9.4.3 System Overcurrent Protection
      10. 8.3.10 Serial Interface
        1. 8.3.10.1 Data Validity
        2. 8.3.10.2 START and STOP Conditions
        3. 8.3.10.3 Byte Format
        4. 8.3.10.4 Acknowledge (ACK) and Not Acknowledge (NACK)
        5. 8.3.10.5 Slave Address and Data Direction Bit
        6. 8.3.10.6 Single Read and Write
        7. 8.3.10.7 Multi-Read and Multi-Write
    4. 8.4 Device Functional Modes
      1. 8.4.1 Host Mode and Default Mode
    5. 8.5 Register Maps
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
        1. 9.2.2.1 Inductor Selection
        2. 9.2.2.2 Input Capacitor and Resistor
        3. 9.2.2.3 Output Capacitor
      3. 9.2.3 Application Curves
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Device Support
      1. 12.1.1 第三方米6体育平台手机版_好二三四免责声明
    2. 12.2 Documentation Support
      1. 12.2.1 Related Documentation
    3. 12.3 接收文档更新通知
    4. 12.4 支持资源
    5. 12.5 Trademarks
    6. 12.6 Electrostatic Discharge Caution
    7. 12.7 术语表
  13. 13Mechanical, Packaging, and Orderable Information

Timing Requirements

MIN NOM MAX UNIT
VBUS / VBAT POWER UP
tVBUS_OV VBUS OVP Reaction-time 130 ns
tPOORSRC Bad adapter detection duration 30 ms
tPOORSRC_RETRY Bad adapter detection retry wait time 2 s
BATTERY CHARGER
tTERM_DGL Deglitch time for charge termination 30 ms
tRECHG_DGL Deglitch time for recharge threshold 30 ms
tTOP_OFF Typical top-off timer accuracy TOP_OFF_TIMER[1:0]=10 24 30 36 min
tSAFETY Charge safety timer accuracy, CHG_TIMER = 20hr 17 20 24 hr
tSAFETY Charge safety timer accuracy, CHG_TIMER = 10hr 8 10 12 hr
QON Timing
tSHIPMODE QON low time to turn on BATFET and exit shipmode (–10℃ ≤ TJ ≤ 60℃) 0.9 1.3 s
tQON_RST QON low time before BATFET full system reset  (–10℃ ≤ TJ ≤ 60℃) 8 12 s
tBATFET_RST BATFET off time during full system reset  (–10℃ ≤ TJ ≤ 60℃) 250 400 ms
tBATFET_DLY Delay time before BATFET turn off in ship mode  (–10℃ ≤ TJ ≤ 60℃) 10 15 s
I2C INTERFACE
fSCL SCL clock frequency 400 kHz
DIGITAL CLOCK AND WATCHDOG
fLPDIG Digital low-power clock (REGN LDO is disabled) 30 kHz
fDIG Digital power clock 500 kHz
tLP_WDT Watchdog Reset time  160 s
tWDT Watchdog Reset time (WATCHDOG REG05[5:4] = 160s) 160 s