ZHCSL06D February 2008 – February 2020 TPS51200
PRODUCTION DATA.
Figure 25 shows the bode plot simulation for this DDR3 design example of the TPS51200 device.
The unity-gain bandwidth is approximately 1 MHz and the phase margin is 52°. The 0-dB level is crossed, the gain peaks because of the ESL effect. However, the peaking maintains a level well below 0 dB.
Figure 26 shows the load regulation and Figure 27 shows the transient response for a typical DDR3 configuration. When the regulator is subjected to ±1.5-A load step and release, the output voltage measurement shows no difference between the dc and ac conditions.
VIN = 3.3 V | VVLDOIN = 1.5 V | VVO = 0.75 V | |
IIO = 2 A | 3 × 10-μF capacitors | ESR = 2.5 mΩ | |
ESL = 800 pH |
VVIN = 3.3 V | DDR3 |