ZHCSLN8A November 2020 – May 2021 DAC61404 , DAC81404
PRODUCTION DATA
The DAC81404 is an excellent choice for this application because of the device exceptional linearity and noise performance. The maximum bipolar output voltage requirement is ±20 V; therefore, set the AVDD and AVSS supplies to 21 V and −21 V, respectively. For a unipolar output range, set the AVDD supply to 41 V for a full-scale output voltage of 40 V. In unipolar designs, the AVSS supply can be tied to ground. In all cases, the supply voltages must be selected so that the AVDD − AVSS voltage does not exceed 41.5 V.
The output stage is designed as a standard class AB output because of the design simplicity. A current limit stage can be designed to limit the current in the output stage during a short-circuit event.
A simple diode-and-resistor-based biasing is chosen for the class AB output stage. A small constant current flows through the series circuit of R1, D1, D2 and R2, producing symmetrical voltage drops on either side of the input. With no input voltage applied, the point between the two diodes is 0 V. As current flows through the chain, there is a forward-bias voltage drop of approximately 0.7 V across the diodes that are applied to the base-emitter junctions of the switching transistors. Therefore, the voltage drop across the diodes biases the base of transistor T1 to approximately 0.7 V, and the base of transistor T2 to approximately −0.7 V. Therefore, the two silicon diodes provide a constant voltage drop of approximately 1.4 V between the two bases biasing them above cutoff.
Current and voltage is sensed and fed to an ADC to close the loop for the completion of the circuit. The device has sense connections for sensing the output and load ground voltages. One of the key features of this device is load-ground voltage compensation, which can be used in this design. The load ground and device ground difference must be within ±12 V.
The R1 and R2 values are decided by how much quiescent current is required by the design biasing scheme. Figure 9-2 and Figure 9-3 show simulation results of the output voltage programmed from −10 V to +10 V, while providing a constant 100 mA current to the load.