ZHCSPG5 December 2021 DAC11001B
PRODUCTION DATA
The DAC11001B works with a 4-wire SPI interface. The digital interface of the device to a processor is shown in Figure 8-9. The DAC11001B has an LDAC input option for synchronous output update. In ac-signal-generation applications, the jitter in the LDAC signal contributes to signal-to-noise ratio (SNR). Therefore, the LDAC signal must be generated from a low-jitter timer in the processor. The CLR and ALARM pins are static signals, and therefore can be connected to general-purpose input-output (GPIO) pins on the processor. All active-low signals (SYNC, LDAC, CLR, and ALARM) must be pulled up to IOVDD using 10-kΩ resistors. ALARM is an output pin from the DAC; therefore, the corresponding GPIO on the processor must be configured as an input. Either poll the GPIO, or configure the GPIO as an interrupt to detect any failure alarm from the DAC. When using a high SCLK frequency, use source termination resistors, as shown in Section 8.3.1. Typically, 33-Ω resistors work on printed circuit boards (PCBs) with a 50-Ω trace impedance.