米6体育平台手机版_好二三四详情

Technology family LS Bits (#) 9 Rating Catalog Operating temperature range (°C) 0 to 70
Technology family LS Bits (#) 9 Rating Catalog Operating temperature range (°C) 0 to 70
PDIP (N) 14 181.42 mm² 19.3 x 9.4 SOIC (D) 14 51.9 mm² 8.65 x 6 SOP (NS) 14 79.56 mm² 10.2 x 7.8
  • Generates Either Odd or Even Parity for Nine Data Lines
  • Cascadable for n-Bits
  • Can Be Used to Upgrade Existing Systems using MSI Parity Circuits
  • Typical Data-to-Output Delay of Only 14 ns for 'S280 and 33 ns for 'LS280
  • Typical Power Dissipation:
    • 'LS280 … 80 mW
    • 'S280 … 335 mW

 

logic symbol

 

  • Generates Either Odd or Even Parity for Nine Data Lines
  • Cascadable for n-Bits
  • Can Be Used to Upgrade Existing Systems using MSI Parity Circuits
  • Typical Data-to-Output Delay of Only 14 ns for 'S280 and 33 ns for 'LS280
  • Typical Power Dissipation:
    • 'LS280 … 80 mW
    • 'S280 … 335 mW

 

logic symbol

 

These universal, monolithic, nine-bit parity generators/checkers utilize Schottky-clamped TTL high-performance circuitry and feature odd/even outputs to facilitate operation of either odd or even parity application. The word-length capability is easily expanded by cascading as shown under typical application data.

Series 54LS/74LS and Series 54S/74S parity generators/checkers offer the designer a trade-off between reduced power consumption and high performance. These devices can be used to upgrade the performance of most systems utilizing the '180 parity generator/checker. Although the 'LS280 and 'S280 are implemented without expander inputs, the corresponding function is provided by the availability of an input at pin 4 and the absence of any internal connection at pin 3. This permits the 'LS280 and 'S280 to be substituted for the '180 in existing designs to produce an identical function even if 'LS280's and 'S280's are mixed with existing '180's.

These devices are fully compatible with most other TTL circuits. All 'LS280 and 'S280 inputs are buffered to lower the drive requirements to one Series 54LS/74LS or Series 54S/74S standard load, respectively.

 

These universal, monolithic, nine-bit parity generators/checkers utilize Schottky-clamped TTL high-performance circuitry and feature odd/even outputs to facilitate operation of either odd or even parity application. The word-length capability is easily expanded by cascading as shown under typical application data.

Series 54LS/74LS and Series 54S/74S parity generators/checkers offer the designer a trade-off between reduced power consumption and high performance. These devices can be used to upgrade the performance of most systems utilizing the '180 parity generator/checker. Although the 'LS280 and 'S280 are implemented without expander inputs, the corresponding function is provided by the availability of an input at pin 4 and the absence of any internal connection at pin 3. This permits the 'LS280 and 'S280 to be substituted for the '180 in existing designs to produce an identical function even if 'LS280's and 'S280's are mixed with existing '180's.

These devices are fully compatible with most other TTL circuits. All 'LS280 and 'S280 inputs are buffered to lower the drive requirements to one Series 54LS/74LS or Series 54S/74S standard load, respectively.

 

下载

您可能感兴趣的相似米6体育平台手机版_好二三四

功能与比较器件相似
SN74LV123A 正在供货 双路可重触发单稳多频振荡器 Voltage range (2V to 5.5V), average drive strength (12mA), average propagation delay (9ns)

技术文档

star =有关此米6体育平台手机版_好二三四的 TI 精选热门文档
未找到结果。请清除搜索并重试。
查看全部 1
类型 标题 下载最新的英语版本 日期
* 数据表 9-Bit Odd/Even Parity Generators/Checkers 数据表 1988年 3月 1日

订购和质量

包含信息:
  • RoHS
  • REACH
  • 器件标识
  • 引脚镀层/焊球材料
  • MSL 等级/回流焊峰值温度
  • MTBF/时基故障估算
  • 材料成分
  • 鉴定摘要
  • 持续可靠性监测
包含信息:
  • 制造厂地点
  • 封装厂地点

支持和培训