SN75LVDS83B
- LVDS Display Series Interfaces Directly to LCD
Display Panels With Integrated LVDS - Package Options: 4.5-mm × 7-mm BGA,
and 8.1-mm × 14-mm TSSOP - 1.8-V Up to 3.3-V Tolerant Data Inputs to Connect
Directly to Low-Power, Low-Voltage Application and
Graphic Processors - Transfer Rate up to 135 Mpps (Mega Pixel Per Second);
Pixel Clock Frequency Range 10 MHz to 135 MHz - Suited for Display Resolutions Ranging From HVGA
up to HD With Low EMI - Operates From a Single 3.3-V Supply and 170 mW (Typ.)
at 75 MHz - 28 Data Channels Plus Clock in Low-Voltage TTL to 4
Data Channels Plus Clock Out Low-Voltage Differential - Consumes Less Than 1 mW When Disabled
- Selectable Rising or Falling Clock Edge Triggered
Inputs - ESD: 5-kV HBM
- Support Spread Spectrum Clocking (SSC)
- Compatible with all OMAP™ 2x, OMAP™ 3x, and
DaVinci™ Application Processors
The SN75LVDS83B FlatLink™ transmitter contains four 7-bit parallel-load serial-out shift registers, a 7X clock synthesizer, and five Low-Voltage Differential Signaling (LVDS) line drivers in a single integrated circuit. These functions allow 28 bits of single-ended LVTTL data to be synchronously transmitted over five balanced-pair conductors for receipt by a compatible receiver, such as the SN75LVDS82 and LCD panels with integrated LVDS receiver.
When transmitting, data bits D0 through D27 are each loaded into registers upon the edge of the input clock signal (CLKIN). The rising or falling edge of the clock can be selected via the clock select (CLKSEL) pin. The frequency of CLKIN is multiplied seven times, and then used to unload the data registers in 7-bit slices and serially. The four serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.
The SN75LVDS83B requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is selecting a clock rising edge by inputting a high level to CLKSEL or a falling edge with a low-level input, and the possible use of the Shutdown/Clear (SHTDN). SHTDN is an active-low input to inhibit the clock, and shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers to a low-level.
The SN75LVDS83B is characterized for operation over ambient air temperatures of –10°C to 70°C.
Alternative device option: The SN75LVDS83A (SLLS980) is an alternative to the SN75LVDS83B for clock frequency range of 10MHz-100MHz only. The SN75LVDS83A is available in the TSSOP package option only.
技术文档
类型 | 标题 | 下载最新的英语版本 | 日期 | |||
---|---|---|---|---|---|---|
* | 数据表 | SN75LVDS83B FlatLink™ Transmitter 数据表 (Rev. C) | PDF | HTML | 2014年 7月 29日 | ||
应用手册 | AN-1108 Channel-Link PCB and Interconnect Design-In Guidelines (Rev. A) | 2018年 8月 3日 | ||||
应用手册 | How to Bridge HDMI/DVI to LVDS/OLDI (Rev. C) | 2018年 6月 7日 | ||||
技术文章 | Applications of Low Voltage Differential Signaling (LVDS) in Multifunction and Ind | PDF | HTML | 2017年 8月 24日 | |||
应用手册 | FlatLink™ Data Transmission System Using SN75LVDS83B/SN75LVDS82/SN75LVDS86A | 2010年 2月 2日 |
设计和开发
如需其他信息或资源,请点击以下任一标题进入详情页面查看(如有)。
LVDS83BTSSOPEVM — LVDS83BT 10-135MHz 28 位 LVDS 变送器/串行器评估模块
PSPICE-FOR-TI — 适用于 TI 设计和模拟工具的 PSpice®
借助 PSpice for TI 的设计和仿真环境及其内置的模型库,您可对复杂的混合信号设计进行仿真。创建完整的终端设备设计和原型解决方案,然后再进行布局和制造,可缩短米6体育平台手机版_好二三四上市时间并降低开发成本。
在 PSpice for TI 设计和仿真工具中,您可以搜索 TI (...)
TINA-TI — 基于 SPICE 的模拟仿真程序
TINA-TI 安装需要大约 500MB。直接安装,如果想卸载也很容易。我们相信您肯定会爱不释手。
TINA 是米6体育平台手机版_好二三四 (TI) 专有的 DesignSoft 米6体育平台手机版_好二三四。该免费版本具有完整的功能,但不支持完整版 TINA 所提供的某些其他功能。
如需获取可用 TINA-TI 模型的完整列表,请参阅:SpiceRack - 完整列表
需要 HSpice (...)
TIDA-010013 — 适用于 Sitara™ 处理器的 RGB 转 OLDI/LVDS 显示桥接参考设计
封装 | 引脚 | CAD 符号、封装和 3D 模型 |
---|---|---|
TSSOP (DGG) | 56 | Ultra Librarian |
订购和质量
- RoHS
- REACH
- 器件标识
- 引脚镀层/焊球材料
- MSL 等级/回流焊峰值温度
- MTBF/时基故障估算
- 材料成分
- 鉴定摘要
- 持续可靠性监测
- 制造厂地点
- 封装厂地点
推荐米6体育平台手机版_好二三四可能包含与 TI 此米6体育平台手机版_好二三四相关的参数、评估模块或参考设计。