







<span id="page-0-0"></span>**TEXAS INSTRUMENTS** 

**[ADS1262,](https://www.ti.com.cn/product/cn/ads1262?qgpn=ads1262) [ADS1263](https://www.ti.com.cn/product/cn/ads1263?qgpn=ads1263)**

[ZHCSDN4C](https://www.ti.com.cn/cn/lit/pdf/ZHCSDN4) – FEBRUARY 2015 – REVISED MAY 2021

# 具有可编程增益放大器 **(PGA)** 和电压基准的 **ADS126x 32** 位、**38kSPS**、精密模 数转换器 **(ADC)**

# **1** 特性

- 32 位精密 Δ-Σ ADC
- 24 位辅助 Δ-Σ ADC (ADS1263)
- 数据速率:2.5SPS 至 38400SPS
- 差分输入,CMOS PGA
- 11 个多功能模拟输入
- 高精度架构:
	- 温漂:1nV/°C
	- 增益漂移:0.5ppm/°C
	- 噪声: 7nV<sub>RMS</sub> (2.5SPS, 增益 = 32)
	- 线性度:3ppm
- 2.5V 内部电压基准:
	- 温漂:2ppm/°C
	- 50Hz 和 60Hz 抑制
- 单周期稳定转换
- 双传感器激励电流源
- 内部故障监测器
- 内部 ADC 测试信号
- 8 个通用输入/输出

# **2** 应用

- 工厂自动化和控制:
	- [模拟输入模块](http://www.ti.com/solution/analog-input-module)
	- [温度控制器](http://www.ti.com/solution/temperature-controller)
	- [称重模块](http://www.ti.com/solution/weight-module)
- 仪表:
	- [过程分析](http://www.ti.com/solution/process-analytics-ph-gas-concentration-force-humidity)
	- [实验室和现场仪表](http://www.ti.com/solution/lab-field-instrumentation)
	- [称重秤](http://www.ti.com/solution/weigh-scale)

# **3** 说明

ADS1262 和 ADS1263 (ADS126x) 是具有集成 PGA、 电压基准和内部故障监视器的低噪声、低漂移、 38.4kSPS、Δ-Σ ADC。ADS1263 集成了一个 24 位 辅助 Δ-Σ ADC,适用于后台测量。这种支持传感器的 ADC 提供了一套完备的高精度、单芯片测量解决方 案,可满足要求极为严苛的传感器应用需求,其中包括 称重秤、应变计传感器、热电偶和电阻式温度器件 (RTD)。

ADC 由低噪声 CMOS PGA(增益范围为 1 至 32)、 Δ-Σ 调制器以及可编程数字滤波器组成。模拟前端 (AFE) 非常灵活,其包含两个传感器激励电流源,非常 适合直接进行 RTD 测量。

单周期稳定数字滤波器可更大限度提高多输入转换吞吐 量,同时能够为 50Hz 和 60Hz 线路周期干扰提供 130dB 抑制。

ADS1262 与 ADS1263 的引脚和功能彼此兼容。这两 款器件均采用 28 引脚 TSSOP 封装, 并且额定工作温度范围均为 -40°C 至 +125°C。

器件信息(1)



(1) 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。







# **Table of Contents**





# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同





**TEXAS INSTRUMENTS [www.ti.com.cn](https://www.ti.com.cn)**





#### <span id="page-3-0"></span>**5 Device Comparison**



# **6 Pin Configuration and Functions**





#### 表 **6-1. Pin Functions**



<span id="page-4-0"></span>

#### 表 **6-1. Pin Functions (continued)**



### **7 Specifications**

#### **7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input pins are diode-clamped to the power supply rails. Limit the input current to 10 mA or less if the analog input voltage exceeds  $V_{AVDD}$  + 0.3 V or is below V<sub>AVSS</sub> - 0.3 V, or if the digital input voltage exceeds V<sub>DVDD</sub> + 0.3 V or is below V<sub>DGND</sub> - 0.3 V.

#### **7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### <span id="page-5-0"></span>**7.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)



(1) FSR is the ideal full-scale differential input voltage range, excluding noise, offset and gain errors. For ADC1, the maximum FSR is achieved with  $V_{REF}$  = 5 V and the PGA bypassed. If the PGA is enabled and  $V_{REF}$  = 5 V, the FSR is limited by the PGA input range. For ADC2, if  $V_{REF}$  = 5 V and gains = 8 to 128 then FSR is limited by the PGA input range.

(2)  $V_{\text{INP}}$ ,  $V_{\text{INN}}$  = Absolute Input Voltage.  $V_{\text{IN}}$  = Differential Input Voltage =  $V_{\text{INP}}$  -  $V_{\text{INN}}$ .

### **7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/spra953)* application [report.](https://www.ti.com/lit/pdf/spra953)

<span id="page-6-0"></span>

# **7.5 Electrical Characteristics**

minimum and maximum specifications apply from T<sub>A</sub> =  $\,$  - 40°C to +125°C; typical specifications are at T<sub>A</sub> = 25°C; all specifications are at V<sub>AVDD</sub> = 5 V, V<sub>AVSS</sub> = 0 V, V<sub>DVDD</sub> = 3.3 V, V<sub>REF</sub> = 2.5 V, f<sub>CLK</sub> = 7.3728 MHz, ADC1 data rate = 20 SPS with PGA enabled and gain = 1, and ADC2 data rate = 10 SPS with gain = 1 (unless otherwise noted)





### **7.5 Electrical Characteristics (continued)**

minimum and maximum specifications apply from T<sub>A</sub> =  $\,$  - 40°C to +125°C; typical specifications are at T<sub>A</sub> = 25°C; all specifications are at V<sub>AVDD</sub> = 5 V, V<sub>AVSS</sub> = 0 V, V<sub>DVDD</sub> = 3.3 V, V<sub>REF</sub> = 2.5 V, f<sub>CLK</sub> = 7.3728 MHz, ADC1 data rate = 20 SPS with PGA enabled and gain = 1, and ADC2 data rate = 10 SPS with gain = 1 (unless otherwise noted)



<span id="page-8-0"></span>

#### **7.5 Electrical Characteristics (continued)**

minimum and maximum specifications apply from T<sub>A</sub> =  $\,$  - 40°C to +125°C; typical specifications are at T<sub>A</sub> = 25°C; all specifications are at V<sub>AVDD</sub> = 5 V, V<sub>AVSS</sub> = 0 V, V<sub>DVDD</sub> = 3.3 V, V<sub>REF</sub> = 2.5 V, f<sub>CLK</sub> = 7.3728 MHz, ADC1 data rate = 20 SPS with PGA enabled and gain = 1, and ADC2 data rate = 10 SPS with gain = 1 (unless otherwise noted)



(1) Offset and gain calibration accuracy on the order of ADC conversion noise / 4. Conversion noise depends on data rate and PGA gain.

(2) Normal-mode rejection ratio depends on the digital filter setting.

(3) Common-mode rejection ratio is specified at date rate 20 SPS and 400 SPS.

(4) Power-supply rejection ratio is specified at dc.

(5) Specified with  $V_{AVSS} \le V_{REFN}$  and  $V_{REFP} \le V_{AVDD}$ . For reference input voltage exceeding  $V_{AVDD}$  or  $V_{AVSS}$ , the ADC1 reference input current = 10 nA/ mV.

(6) GPIO input and output voltages are referenced to  $V_{AVSS}$ .

 $(7)$  External CLK input stopped. All other digital inputs maintained at  $V_{\text{DVDD}}$  or  $V_{\text{DGND}}$ .



### <span id="page-9-0"></span>**7.6 Timing Requirements: Serial Interface**



 $(1)$   $\overline{CS}$  can be tied low.

(2) If serial interface time-out mode enabled, minimum SCLK frequency = 1 kHz. If serial interface time-out mode disabled (default), there is no minimum SCLK frequency.

### **7.7 Switching Characteristics: Serial Interface**

over operating the ambient temperature range and DVDD = 2.7 V to 5.25 V (unless otherwise noted)



### **7.8 Timing Diagrams**



#### 图 **7-1. Serial Interface Timing Requirements**







图 **7-3. Timing Reference**



# <span id="page-11-0"></span>**7.9 Typical Characteristics**









**[ADS1262](https://www.ti.com.cn/product/cn/ads1262?qgpn=ads1262), [ADS1263](https://www.ti.com.cn/product/cn/ads1263?qgpn=ads1263)** [ZHCSDN4C](https://www.ti.com.cn/cn/lit/pdf/ZHCSDN4) – FEBRUARY 2015 – REVISED MAY 2021 **[www.ti.com.cn](https://www.ti.com.cn)**



### **7.9 Typical Characteristics (continued)**









<span id="page-15-0"></span>

<span id="page-16-0"></span>



<span id="page-17-0"></span>**[ADS1262](https://www.ti.com.cn/product/cn/ads1262?qgpn=ads1262), [ADS1263](https://www.ti.com.cn/product/cn/ads1263?qgpn=ads1263)** [ZHCSDN4C](https://www.ti.com.cn/cn/lit/pdf/ZHCSDN4) – FEBRUARY 2015 – REVISED MAY 2021 **[www.ti.com.cn](https://www.ti.com.cn)**



### **7.9 Typical Characteristics (continued)**







**[ADS1262](https://www.ti.com.cn/product/cn/ads1262?qgpn=ads1262), [ADS1263](https://www.ti.com.cn/product/cn/ads1263?qgpn=ads1263)** [ZHCSDN4C](https://www.ti.com.cn/cn/lit/pdf/ZHCSDN4) – FEBRUARY 2015 – REVISED MAY 2021 **[www.ti.com.cn](https://www.ti.com.cn)**



### **7.9 Typical Characteristics (continued)**











<span id="page-22-0"></span>

# **8 Parameter Measurement Information**

#### **8.1 Offset Temperature Drift Measurement**

Offset temperature drift is defined as the maximum change of offset voltage measured over the specified temperature range. The offset voltage drift is input referred and is calculated using the box method, as described by 方程式 1:

$$
\text{Offset Voltage Drift} = (V_{OSMAX} - V_{OSMIN}) / (T_{MAX} - T_{MIN}) \tag{1}
$$

where

- $V_{\text{OSMAX}}$  and  $V_{\text{OSMIN}}$  are the maximum and minimum offset voltages, respectively
- $\cdot$  T<sub>MAX</sub> and T<sub>MIN</sub> are the maximum and minimum temperatures, respectively, over the specified temperature range

#### **8.2 Gain Temperature Drift Measurement**

Gain temperature drift is defined as the maximum change of gain error measured over the specified temperature range. The gain error drift is calculated using the box method, as described by 方程式 2:

Gain Error Drift = 
$$
(GE_{MAX} - GE_{MIN}) / (T_{MAX} - T_{MIN})
$$
 (2)

where

- $GE_{MAX}$  and  $GE_{MIN}$  are the maximum and minimum gain errors, respectively
- $\cdot$  T<sub>MAX</sub> and T<sub>MIN</sub> are the maximum and minimum temperatures, respectively, over the specified temperature range

#### **8.3 Common-Mode Rejection Ratio Measurement**

Common-mode rejection ratio (CMRR) is defined as the rejection of the ADC output to an applied commonmode input voltage. The common-mode input is 60 Hz with a peak-to-peak amplitude equal to the specified absolute input voltage range. The standard deviation (RMS) value of the ADC output is calculated and scaled to volts. In order to measure CMRR, record two ADC readings. The first reading  $(V_A)$  is with no common-mode input signal. The first reading represents the baseline ADC noise. The second reading  $(V_B)$  is with the commonmode input applied. The second reading represents the combination of the ADC baseline noise plus the increased RMS noise caused by the common-mode input. The ADC baseline noise is extracted from the combined noise to yield the noise induced by the common-mode input voltage. The CMRR measurement is described by 方程式 3:

$$
CMRR = 20 \cdot Log (V_{1C} / V_{OC})
$$
 (3)

where

- $V_{IC}$  = RMS value of the input common-mode voltage = 1.56  $V_{RMS}$
- $V_{OC}$  = Calculated RMS value of output voltage =  $(V_B{}^2 V_A{}^2)^{0.5}$
- $V_A$  = RMS output voltage with no common-mode input
- $V_B$  = RMS output voltage with common-mode input

For gains > 1, add 6 dB of compensation value for each binary increase of gain.

#### <span id="page-23-0"></span>**8.4 Power-Supply Rejection Ratio Measurement**

Power-supply rejection ratio (PSRR) is defined as the rejection of the ADC output to the DC change of the power supply voltage referred to the input range. PSRR is calculated using two ADC mean-value readings with inputs shorted, scaled to volts. The first ADC reading ( $V<sub>OA</sub>$ ) is acquired at one power-supply voltage, and the second ADC reading  $(V_{OB})$  is acquired after changing the power-supply voltage by 0.5 V. The PSRR calculation is described by 方程式 4:

$$
PSRR = 20 \cdot Log [(V_{PSA} - V_{PSB}) / (V_{OA} - V_{OB})] - 20 dB
$$
 (4)

where

- $V_{PSA}$   $V_{PSB}$  = power-supply DC voltage change = 0.5 V
- $V_{OA} V_{OB} = ADC DC output voltage change (V)$
- Range compensation factor =  $20 \cdot \log (0.5 \text{ V} / 5 \text{ V}) = -20 \text{ dB}$  for gain = 1

For gains > 1, add an additional 6 dB of compensation value for each binary increase of gain.

#### **8.5 Crosstalk Measurement (ADS1263)**

Crosstalk is defined as the unintended coupling of signals between ADC1 and ADC2. Measure crosstalk by changing the dc input voltage of one ADC and measuring the rejection of the other ADC. The dc input voltage change is 0.3 V, and the gain of the affected ADC is 16. Acquire two mean-value readings of the affected ADC with inputs shorted. Take the first ADC reading ( $V_{OA}$ ) with  $V_{IN} = 0$  V, and take the second ADC reading ( $V_{OB}$ ) after changing the input voltage by 0.3 V. The crosstalk calculation is described by 方程式 5:

$$
Crosstalk = \left| (V_{OA} - V_{OB}) / (V_{INA} - V_{INB}) \right| \cdot 10^6 \, (\mu V/V)
$$
\n
$$
\tag{5}
$$

where

- $V_{OA} V_{OB} = DC$  output voltage change of the affected ADC
- $V_{INA} V_{INB} = DC$  input voltage change of the driven ADC = 0.3 V

#### **8.6 Reference-Voltage Temperature-Drift Measurement**

Internal reference-voltage temperature drift is defined as the maximum change in reference voltage measured over the specified temperature range. The reference voltage drift is calculated using the box method, as described by 方程式 6:

Reference Drift = 
$$
(V_{REFMAX} - V_{REFMIN}) / (V_{REFNOM} \cdot (T_{MAX} - T_{MIN})) \cdot 10^6
$$
 (ppm) (6)

where

- $V_{REFMAX}$ ,  $V_{REFMIN}$  and  $V_{REFMOM}$  are the maximum, minimum and nominal ( $T_A$  = 25°C) reference voltages, respectively
- $T<sub>MAX</sub>$  and  $T<sub>MIN</sub>$  are the maximum and minimum temperatures, respectively, over the specified temperature range

#### **8.7 Reference-Voltage Thermal-Hysteresis Measurement**

Internal reference-voltage thermal hysteresis is defined as the change in reference voltage after operating the device at T<sub>A</sub> = 25°C, cycling the device through the T<sub>A</sub> = 0°C to 85°C temperature range for ten minutes at each temperature and returning to T<sub>A</sub> = 25°C. The internal reference thermal hysteresis is defined in 方程式 7:

Reference Thermal Hysteresis = 
$$
|V_{REFPRE} - V_{REFPOST}| / V_{REFPRE} \cdot 10^6
$$
 (ppm) (7)

where



<sup>•</sup>  $V_{REFPRE}$  and  $V_{REFPOST}$  are the reference voltages before and after the temperature cycle, respectively

<span id="page-24-0"></span>

#### **8.8 Noise Performance**

The ADC noise performance depends on the following ADC settings: PGA gain, data rate, digital filter mode, and chop mode. Generally, the lowest input-referred noise is achieved using the highest gain possible, consistent with the input signal range. Do not set the gain too high or the result is ADC overrange. Noise also depends on the output data rate and mode of the digital filter. As the data rate reduces, the ADC bandwidth correspondingly reduces. As the order of the digital filter mode increases, the ADC bandwidth also reduces. This reduction in total bandwidth results in lower overall noise. The ADC noise is reduced by a factor of 1.4 with chop mode enabled.

表 [8-1](#page-25-0) lists ADC1 noise performance in units of  $\mu$  V<sub>RMS</sub> (RMS = root mean square) under the conditions shown. The values in parenthesis are peak-to-peak values.  $\frac{1}{100}$  & [8-2](#page-27-0) lists the noise performance in effective number of bits (ENOB) with an external 5-V reference voltage. The values shown in parenthesis are noise-free bits. The definition of *noise-free bits* is the resolution of the ADC with no code flicker. The noise-free bits data are based on the  $\mu V_{\text{PP}}$  values. Note that for data rate = 38400 SPS, noise scales with increased reference voltage. For all other data rates, noise does not scale with reference voltage.

 $\bar{\mathcal{R}}$  [8-3](#page-28-0) lists the noise performance of ADC2 (ADS1263) in units of μV<sub>RMS</sub> and (μV<sub>P-P</sub>). The values in parenthesis are peak-to-peak values.  $\bar{\ddot{\mathcal{R}}}$  [8-4](#page-28-0) lists the ENOB and noise-free bits of ADC2.

The ENOB and noise-free bits shown in the tables are calculated using 方程式 8:

 $ENOB = ln (FSR / V<sub>NRMS</sub>) / ln (2)$  (8)

where

- FSR = full scale range =  $2 \cdot V_{\text{RFF}}/Gain$
- $V<sub>NRMS</sub>$  = Input referred noise voltage

Achieve maximum ENOB with maximum FSR. For ADC1, achieve maximum FSR with  $V_{REF} = 5 V$  and the PGA bypassed. If the PGA is enabled, the FSR is limited by the PGA input range (see the *[Electrical Characteristics](#page-6-0)*  table.) For ADC2, achieve maximum FSR with  $V_{REF} = 5 V$  and gains = 1, 2, or 4. If gain = 8 to 128, then FSR is limited by the PGA input range (see the *[Electrical Characteristics](#page-6-0)* table).

For ADC1 operation, if the reference voltage is equal to 5 V and the PGA is enabled, the available FSR is restricted because of the limited PGA range specification. For ADC2 operation, if the reference voltage is equal to 5 V, The FSR is reduced for ADC2 gains equal to or greater than eight because of the limited PGA range.

The data shown in the noise performance tables represent typical ADC performance at  $T_A = 25^{\circ}$ C. The noiseperformance data are the standard deviation and peak-to-peak computations of the ADC data. Because of the statistical nature of noise, repeated noise measurements may yield higher or lower noise results. The noise data are acquired with inputs shorted, from consecutive ADC readings for a period of ten seconds or 8192 data points, whichever occurs first.



# $\ddot{\mathcal{R}}$  8-1. ADC1 Noise in  $\mu$ V<sub>RMS</sub> ( $\mu$ V<sub>PP</sub>) at T<sub>A</sub> = 25°C, V<sub>AVDD</sub> = 5 V, V<sub>AVSS</sub> = 0 V, V<sub>REF</sub> = 2.5 V

<span id="page-25-0"></span>



# $\bar{\mathcal{R}}$  8-1. ADC1 Noise in μV<sub>RMS</sub> (μV<sub>PP</sub>) at T<sub>A</sub> = 25°C, V<sub>AVDD</sub> = 5 V, V<sub>AVSS</sub> = 0 V, V<sub>REF</sub> = 2.5 V (continued)





# $\ddot{\mathcal{R}}$  8-2. ADC1 ENOB (Noise Free Bits) at T<sub>A</sub> = 25°C, V<sub>AVDD</sub> = 5 V, V<sub>AVSS</sub> = 0 V, V<sub>REF</sub> = 5 V

<span id="page-27-0"></span>

# <span id="page-28-0"></span> $\bar{\mathcal{R}}$  8-2. ADC1 ENOB (Noise Free Bits) at T<sub>A</sub> = 25°C, V<sub>AVDD</sub> = 5 V, V<sub>AVSS</sub> = 0 V, V<sub>REF</sub> = 5 V (continued)



# $\bar{\text{R}}$  8-3. ADC2 (ADS1263) Noise in  $\mu$ V<sub>RMS</sub> ( $\mu$ V<sub>PP</sub>) at T<sub>A</sub> = 25°C, V<sub>AVDD</sub> = 5 V, V<sub>AVSS</sub> = 0 V, V<sub>REF</sub> = 2.5 V



# $\cancel{\text{\#}}$  8-4. ADC2 (ADS1263) ENOB (Noise Free Bits) at T<sub>A</sub> = 25°C, V<sub>AVDD</sub> = 5 V, V<sub>AVSS</sub> = 0 V, V<sub>REF</sub> = 5 V





# <span id="page-29-0"></span>**9 Detailed Description**

### **9.1 Overview**

The ADS1262 and ADS1263 are precision 32-bit, delta-sigma ( $\Delta \Sigma$ ) ADCs with an integrated analog front end (AFE) to simplify connection to sensors. A 32-bit ADC (ADC1) provides output data rates from 2.5 SPS to 38400 SPS for flexibility in resolution and data rates over a wide range of applications. The ADC low noise and low drift architecture make these devices suitable for precise digitization of low-level transducers, such as load cell bridges and temperature sensors. The ADS1263 includes an auxiliary 24-bit delta-sigma ADC (ADC2).

The ADS1262 and the ADS1263 incorporate several functions that provide increased utility. The key integrated functions include:

- Low-drift voltage reference
- Dual, matched, sensor-excitation current sources (IDAC)
- Input-level-shift voltage
- Eight GPIOs
- Dual-sensor, bias current sources
- Low-noise, CMOS PGA with integrated signal fault detection
- Internal test signal source (TDAC)
- Temperature sensor
- Internal oscillator
- Three sets of buffered external reference inputs with low reference voltage alarm

As shown in the *[Functional Block Diagram](#page-30-0)*, these devices feature 11 analog inputs that are configurable as either ten single-ended inputs, five differential inputs, or any combination, to either ADC1 or ADC2. Many of the analog inputs are multifunction as programmed by the user. The analog inputs can be programmed to the following extended functions:

- Three external reference inputs: pins AIN0, AIN1, AIN2, AIN3, AIN4 and AIN5
- Two sensor excitation current source: all analog input pins
- Level shift (VBIAS): AINCOM pin
- Eight GPIO: pins AIN3, AIN4, AIN5, AIN6, AIN7, AIN8, AIN9, AINCOM
- Sensor break current source: all analog input pins
- Two test signal output: pins AIN6, AIN7

Following the input multiplexer (mux), ADC1 features a high-impedance, CMOS, programmable gain amplifier (PGA). The PGA provides very low voltage and current noise, enabling direct connection to low-level transducers, and in many cases, eliminating the need for an external amplifier. The PGA gain is programmable from 1 V/V to 32 V/V in binary steps. The PGA can be bypassed to allow the input range to extend below ground. The PGA has voltage overrange monitors to improve the integrity of the conversion result. The PGA overrange alarm is latched during the conversion phase and appended to the conversion data. The programmable sensor bias uses a test current to help detect a failed sensor or sensor connection.

An inherently stable delta-sigma modulator measures the ratio of the input voltage to the reference voltage to provide the ADC result. The ADC operates with the internal 2.5-V reference, or with up to three external reference inputs. The external reference inputs are continuously monitored for low (or missing) voltage. The reference alarm status is latched during the conversion phase and appended to the conversion data. The REFOUT pin is the buffered 2.5-V internal voltage reference output.

Dual excitation current sources (IDAC) provide bias to resistance sensors (such as 3-wire RTD). The ADC integrates several system monitors for readback, such as temperature sensor and supply monitor. The ADC features an internal test signal voltage (TDAC) that is used to verify the ADC operation across all gains. The TDAC has two outputs to provide test voltages for single-ended and differential input configurations. Eight GPIO ports are available on the analog input pins.

The digital filter provides two functional modes, sinc and FIR, allowing optimization of settling time and line-cycle rejection. The sinx/x (sinc) filter is programmable to sinc orders one through four to tradeoff filter settling time

<span id="page-30-0"></span>

and 50-Hz and 60-Hz line-cycle rejection. The finite impulse response (FIR) filter mode provides single-cycle settled data with 50-Hz and 60-Hz line cycle rejection at data rates up to 20 SPS.

The ADS1263 includes an auxiliary 24-bit delta-sigma ADC (ADC2) featuring buffered PGA inputs, gains from 1 V/V to 128 V/V, and data rates up to 800 SPS. All analog inputs and reference inputs are available to ADC2. ADC2 can be used to provide redundant measurements or system measurements such as sensor temperature compensation and thermocouple cold junction compensation (CJC). The ADS1263 is pin and functionally compatible to the ADS1262.

The SPI™-compatible serial interface is used to read the conversion data and also to configure and control the ADC. The serial interface consists of four signals: CS, SCLK, DIN and DOUT/DRDY. The conversion data are provided with a CRC code for improved data integrity. The dual function DOUT/DRDY output indicates when conversion data are ready and also provides the data output. The serial interface can be implemented with as little as three connections by tying  $\overline{\text{CS}}$  low.

The ADC has three clock options: internal oscillator, external crystal, and external clock. The ADC detects the clock mode automatically. The nominal clock frequency is 7.3728 MHz.

ADC conversions are started by a control pin or by commands. The ADC can be programmed to free-run mode or perform one-shot conversions. The DRDY and DOUT/DRDY pins are driven low when the conversion data are ready. The RESET/PWDN digital input resets the ADC when momentarily pulsed low, and when held low, enables the ADC power-down mode.

The ADC operates with bipolar (± 2.5 V) supplies, or with a single 5-V supply. For single-supply operation, use the internal level-shift voltage to level-shift isolated (floating) sensors. The digital power-supply range is 2.7 V to 5.25 V. The BYPASS pin is the subregulator output (2 V) that is used for internal digital supply.



# **9.2 Functional Block Diagram**



### <span id="page-31-0"></span>**9.3 Feature Description**

#### **9.3.1 Multifunction Analog Inputs**

The ADS1262 and ADS1263 have 11 multifunction analog inputs configurable in a variety of extended functions. 图 9-1 shows the internal analog signal routing to the circuit blocks.  $\bar{\mathcal{R}}$  9-1 summarizes the input pin functions. The devices have two cross-point multiplexers; one multiplexer for ADC1, and one multiplexer for ADC2. The multiplexers select any analog input for the positive PGA input and any input for the negative PGA input. The ADCs are also configurable for a number of internal monitor functions. The internal monitors are temperature sensor, TDAC test voltage, analog power-supply voltage, and digital power-supply voltage. The dual excitationcurrent sources (IDAC1 and IDAC2) are independently connected to any analog input pin. Eight analog inputs are configurable as GPIO. The GPIOs are programmable as inputs or outputs, and are referenced to the analog power-supply voltages ( $V_{AVDD}$  and  $V_{AVSS}$ ). The level-shift function (VBIAS) is available on AINCOM and is used to provide an input level-shift voltage for isolated sensors. The internal TDAC test voltage is available on output pins AIN6 and AIN7. The ADC has two voltage-reference multiplexers; one reference multiplexer for ADC1, and one reference multiplexer for ADC2. Through the reference multiplexers, select the internal reference, three external reference sources, or the analog power-supply voltage ( $V_{AVDD}$  -  $V_{AVSS}$ ).









(1) The reference voltage of ADC1 can be either polarity and reversed by programming.



#### **9.3.2 Analog Input Description**

As shown in 图 9-2, the analog inputs of the device consist of ESD protection diodes, an ADC1 and ADC2 crosspoint input multiplexer, the sensor bias circuit, and individual PGAs for each ADC. The ADC has 11 external inputs, four internal monitor signals, and one no-connection (float). Note that in figures throughout this document, italic text shows the associated register and register settings.



图 **9-2. ADC1 and ADC2 Input Block Diagram**

#### *9.3.2.1 ESD Diode*

The analog inputs have internal ESD diodes that are connected to the analog supplies (AVDD and AVSS). The function of the diodes is to protect the ADC inputs from ESD events. If the input signal exceeds  $V_{AVDD}$  by more than 0.3 V or goes below  $V_{AVSS}$  by more than – 0.3 V, the diodes may conduct. When the diodes conduct, input current flows into the analog inputs through the AVDD or AVSS pins. If an input overvoltage is possible, limit the input current to less than |±10 mA|. In many applications, a resistor in series with the input is sufficient to limit the current. Depending on the application requirements, be aware of the thermal noise of the current limit resistor.

#### *9.3.2.2 Input Multiplexer*

Use the dual, cross-point input multiplexers to select from one of the 11 external inputs, one of the four internal monitors, and a floating connection, in any combination, to either ADC. One input is selected by the positive multiplexer, and one input is selected by the negative multiplexer. The ADC1 positive and negative multiplexers



are programmed by bits MUXP[3:0] and bits MUXN[3:0] in the INPMUX register (address = 06h). The ADC2 positive and negative multiplexers have identical functionality and are programmed by bits MUXP2[3:0] bits and bits MUXN2[3:0] in the ADC2MUX register (address = 16h).

#### **9.3.3 Sensor Bias**

The ADC incorporates a sensor bias current source that can be used to apply a small test current to diagnose broken sensor leads or problems existing in the sensor. 图 9-3 shows the sensor bias block diagram. The sensor bias circuit consists of programmable current sources and bias resistors. The sensor bias circuit connects to the outputs of either the ADC1 or ADC2 multiplexers. Program the sensor bias to either pull-up or pull-down mode. In pull-up mode, the current flows into the positive input and flows out of the negative input. In pull-down mode, the polarities are reversed. Configure the sensor bias either to a 10-MΩ bias resistor, or to current with magnitudes of ±0.5, ±2, ±10, ±50, or ±200 µA.



图 **9-3. Sensor Bias Block Diagram**

In pull-up mode, an open sensor results in the positive input pulled to  $V_{AVDD}$ , and the negative input pulled to V<sub>AVSS</sub>. An open sensor in pull-up mode results in a positive full-scale reading. A full-scale reading can also be an indication of sensor overload or that the reference voltage is lower than expected. The sensor bias can remain on while actively converting, or pulsed on periodically to test the sensor. When pulsed on, allow time for settling because external capacitance loads the sensor bias when first enabled. Be aware of offset error as a result of sensor bias current flowing through the multiplexer switch resistance.



#### **9.3.4 Temperature Sensor**

The ADC incorporates an integrated temperature sensor. The temperature sensor is comprised of two internal diodes with one diode having 16 times the current density of the other, as shown in  $\&$  9-4. The difference in current density of the diodes yields a differential output voltage that is proportional to absolute temperature. Measure the temperature sensor voltage with either ADC1 or ADC2. For ADC1 measurement, set the INPMUX register (address 06h) to BBh. For ADC2 measurement, set the ADC2MUX register (address 16h) to BBh. 方程  $\overrightarrow{\mathcal{R}}$  9 shows how to convert the temperature sensor reading to degrees Celcius (°C):

Temperature (°C) = [(Temperature Reading 
$$
(\mu V) - 122,400
$$
) / 420  $\mu V$ °C] + 25°C (9)

where

• Temperature reading units are in µV

Before temperature sensor measurement, enable the PGA, set gain = 1, disable chop mode, and make sure the internal voltage reference is powered on. As a result of the low package-to-PCB thermal resistance, the internal device temperature closely tracks the PCB temperature. Note that ADC self-heating results in an increase of 0.7°C relative to the temperature of the surrounding PCB.



图 **9-4. Temperature Sensor**



#### **9.3.5 Power-Supply Monitor**

To internally monitor the ADC power supplies, use either ADC1 or ADC2. As shown in  $\boxed{\otimes}$  9-5, the power supply voltages are divided by a resistor network to reduce the voltages within the ADC input range. The reduced power-supply voltage is routed to the ADC input multiplexers. The analog (VANLMON) and digital (V<sub>DIGMON</sub>) power supply readings are scaled by 方程式 10 and 方程式 11, respectively:

$$
V_{ANLMON} = (V_{AVDD} - V_{AVSS}) / 4 \tag{10}
$$

$$
V_{\text{DIGMON}} = (V_{\text{DVDD}} - V_{\text{DGND}}) / 4 \tag{11}
$$

Measure the supply monitor readings using either the internal or an external reference. For an external reference, the minimum reference voltage is 1.5 V.

Before measurement, enable the PGA, set gain = 1, and disable chop mode.

For analog supply monitor ADC1 measurement, set the INPMUX register (address 06h) to CCh.

For digital supply monitor ADC1 measurement, set the INPMUX register to DDh.

For analog supply monitor ADC2 measurement, set the ADC2MUX register (address 16h) to CCh.

For digital supply monitor ADC2 measurement, set the ADC2MUX register to DDh.



图 **9-5. Power-Supply Monitors**


## **9.3.6 PGA**

The ADC1 PGA is a low-noise, programmable gain, CMOS differential-input, differential-output amplifier. The PGA extends the ADC dynamic range of sensors with low input-signal levels. The PGA provides gains of 1, 2, 4, 8 ,16, and 32. Bypass the PGA to extend the analog input range to below ground (if the AVSS pin is grounded).

图 9-6 shows the PGA block diagram. The PGA consists of two chopper-stabilized amplifiers (A1 and A2), and a resistor network that is programmed to set the PGA gain. The PGA input is equipped with a high-frequency, electromagnetic-interference (EMI) input filter consisting of two 350-Ω input resistors, and several filter capacitors, as shown in the figure. Bypass the PGA to directly connect the inputs to the ADC. The PGA output is monitored by an overrange voltage monitor. The voltage monitor triggers an alarm when the absolute or differential PGA output voltage exceeds the linear range of operation. Pins CAPP and CAPN are the PGA positive and negative outputs, respectively. Connect a 4.7-nF (C0G) capacitor as shown in the figure. The capacitor provides an analog antialias filter, as well as the deglitch filter for the modulator sample pulses. Place the capacitor close to the pins using short, direct traces. Avoid running clock traces or other digital traces close to the pins.





The ADC1 full-scale voltage range is determined by the reference voltage and the PGA gain.  $\frac{1}{\mathcal{R}}$  9-2 shows the full-scale voltage range verses gain for reference voltage = 2.5 V. The full-scale voltage range scales with the reference voltage and is increased or decreased by changing the reference voltage.





(1)  $V_{REF}$  = 2.5 V. The full-scale input range is proportional to  $V_{REF}$ 



As with many amplifiers, the PGA has an absolute input voltage range requirement that cannot be exceeded. The maximum and minimum absolute input voltages are limited by the voltage swing capability of the PGA output. The specified minimum and maximum absolute input voltages ( $V_{INP}$  and  $V_{INN}$ ) depend on the PGA gain, the input differential voltage (V<sub>IN</sub>), and the tolerance of the analog power-supply voltages (V<sub>AVDD</sub> and V<sub>AVSS</sub>). The absolute positive and negative input voltages must be within the specified range, as shown in 方程式 12:

$$
V_{AVSS} + 0.3 + |V_{IN}| \cdot (Gain - 1) / 2 \cdot < V_{INP} \text{ and } V_{INN} < V_{AVDD} - 0.3 - |V_{IN}| \cdot (Gain - 1) / 2
$$
 (12)

#### where

- $V_{INP}$ ,  $V_{INN}$  = absolute input voltage
- $V_{1N}$  = differential input voltage =  $V_{1NP}$   $V_{1NN}$

The relationship between the PGA input to the PGA output is shown graphically in  $\boxtimes$  9-7. The PGA output voltages (V<sub>OUTP</sub>, V<sub>OUTN</sub>) depend on the PGA gain and the input voltage magnitudes. For linear operation, the PGA output voltages must not exceed  $V_{AVDD}$  - 0.3 or  $V_{AVSS}$  + 0.3. Note the diagram depicts a positive differential input voltage that results in a positive differential output voltage.



图 **9-7. PGA Input/Output Range**

If the PGA is bypassed, the ADC absolute input voltage range extends beyond the  $V_{AVDD}$  and  $V_{AVSS}$  power supplies allowing input voltages at or below ground. The absolute input voltage range when the PGA is bypassed is shown in 方程式 13:

$$
V_{AVSS} - 0.1 < V_{INP} \text{ and } V_{INN} < V_{AVDD} + 0.1 \tag{13}
$$

#### **9.3.7 PGA Voltage Overrange Monitors**

ADC1 incorporates two PGA output-voltage monitors. The monitors trigger an alarm if the PGA output is driven into overrange. The corresponding bits are set  $(= 1)$  in the data output status byte when an alarm is triggered. The PGA output voltage is monitored in two ways:

1) Differential: If the PGA differential output voltage exceeds either +105% or –105% FSR.

2) Absolute: If either PGA absolute output voltage is higher than  $V_{AVDD}$  - 0.2 V or lower than  $V_{AVSS}$  + 0.2 V.

The alarms automatically reset when the PGA is no longer in voltage overload. The monitors are fastresponding, analog, voltage-level comparators. Therefore, these monitors detect short-duration voltage overrange events that are not necessarily evident in the output as clipped codes because of averaging of the digital filter that may span one or more conversion cycles. Use the monitor function to detect certain type of faults (such as signal overranges, incorrect gain settings, sensor faults, input miswiring, and so on) without the need to change input configuration or interrupt readings.

<span id="page-38-0"></span>

## *9.3.7.1 PGA Differential Output Monitor*

ADC1 incorporates a differential PGA output voltage monitor. This voltage monitor triggers an alarm when the magnitude of the *differential* PGA output voltage is more positive than +105% or more negative than –105% of full scale, but only during a conversion cycle. The alarm event, corresponding to the conversion cycle when the alarm occurred, is set in the status byte (PGAD\_ALM). For the next conversion, the alarm resets. If the magnitude of differential output voltage is within the range of ±105% of full-scale range, the alarm remains reset. The PGA differential monitor block diagram is shown in  $\overline{\otimes}$  9-8.



图 **9-8. PGA Differential Overload Monitor**

图 9-9 shows an example of the differential overrange monitor event.





### <span id="page-39-0"></span>*9.3.7.2 PGA Absolute Output-Voltage Monitor*

ADC1 contains an integrated a PGA absolute output-voltage monitor. If the absolute level of the PGA positive or negative output exceeds  $V_{AVDD}$  - 0.2 V, the PGA high alarm triggers (PGAH\_ALM). If the absolute level of the PGA positive or negative output voltage is less than  $V_{AVSS}$  + 0.2 V, the PGA low alarm triggers (PGAL\_ALM). The alarms are set in the status byte corresponding to the conversion cycle when the alarms occurred. For the next conversion cycle, the alarms reset. If the magnitude of PGA output voltages remains within the range ( $V_{AVDD}$  – 0.2 V and  $V_{AVSS}$  + 0.2 V), the alarms remain reset. The PGA absolute output-voltage monitor block diagram is shown in  $\overline{\otimes}$  9-10.



图 **9-10. PGA Absolute Output-Voltage Monitor**

图 9-11 shows an example of the PGA absolute output-voltage monitor overrange event.



图 **9-11. PGA Absolute Alarm**

<span id="page-40-0"></span>

### **9.3.8 ADC Reference Voltage**

These devices require a reference voltage for operation. Both ADCs default to the same internal reference, however, the reference voltage of ADC1 is independent of the ADC2 reference voltage. The reference voltage is provided internally by the internal 2.5-V reference, or externally, by one of the three external reference inputs. The specified external reference voltage range is 0.9 V to 5 V. The reference voltage is defined as  $V_{REF} = V_{REFP}$  $V_{REFN}$ , where  $V_{REFP}$  and  $V_{REFN}$  are the absolute positive and absolute negative reference voltages, respectively. The polarity of the reference voltage internal to the ADC must be always positive. The magnitude of the reference voltage together with the PGA gain establishes the ADC full-scale differential input range as defined by  $V_{IN} = \pm V_{RFF}$  / gain.  $\& 9-12$  shows the block diagram of the ADC1 reference multiplexer. Use the reference multiplexer to select the internal reference, one of three external reference inputs, or the analog power supply.



The internal reference requires a 1-µF capacitor connected to pins REFOUT and AVSS.

## 图 **9-12. ADC1 Reference Multiplexer Block Diagram**

The ADC1 reference multiplexer consists of a positive multiplexer and a negative multiplexer. The positive and negative multiplexers are programmed by the RMUXP[2:0] and RMUXN[2:0] bits, respectively, of the REFMUX register. The positive reference input is either internal (2.5 V), external (pins AIN0, AIN2, AIN4), or the analog power-supply voltage ( $V_{AVDD}$ ). The negative reference input is either internal (2.5 V), external (pins AIN1, AIN3, AIN5), or the analog power-supply voltage  $(V_{AVSS})$ . A reference polarity-reversal switch changes the reference polarity from negative to positive. The polarity switch allows either positive or negative external reference polarity. Set the reversal switch to the normal position (REFREV = 0) when using the internal reference or analog power supplies.

The ADC also contains and integrated low-reference voltage monitor. This monitor provides continuous detection of a low or missing reference during the conversion cycle. The low reference alarm is appended to the data output status byte (REF\_ALM, bit 4 of the status byte).

Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=ZHCSDN4C&partnum=ADS1262)* 41



### *9.3.8.1 Internal Reference*

The ADC incorporates an integrated, precision, 2.5-V reference featuring very low drift. The internal reference is enabled by setting INTREF equal to 1 (default is on). To select the internal reference for use with ADC1, set the RMUXP and RMUXN bits of register REFMUX to 0h. The REFOUT pin provides a buffered reference output voltage. The negative reference (return) is the AVSS pin, as shown in  $\boxtimes$  [9-12](#page-40-0). Be careful when laying out the REFOUT return to the AVSS pin. Connect a 1-uF capacitor from the REFOUT pin to the AVSS pin. The capacitor can be increased up to 10  $\mu$  F (maximum) to decrease the reference noise, but results in increased reference start-up time. The capacitor is not required if the internal reference is not used. The internal reference must be powered if using the IDACs or the internal temperature sensor. After internal reference start-up, the reference requires start-up time before beginning the first conversion; see  $\boxed{8}$  [7-33](#page-15-0).

### *9.3.8.2 External Reference*

The ADC provides three external reference inputs. The reference inputs are differential with independent positive and negative inputs. The reference inputs are the analog pins, AIN0 to AIN5. Typically, the positive reference is applied to pin AIN0, AIN2, or AIN4, and the negative reference is applied to pin AIN1, AIN2, or AIN3. The reference polarity can be negative, but the ADC requires a positive voltage reference. In this case, reverse the polarity using the internal polarity-reversal switch (ADC1 reference only). The reference polarity-reversal switch changes the reference polarity from negative to positive, and is controlled by REFREV (bit 7 of MODE0).

The reference inputs are high impedance. A reference input current flowing through a reference-voltage source impedance leads to possible loading errors (see  $\&$  [7-34\)](#page-16-0). To reduce the input current, use an external reference buffer; however, in most applications, an external reference buffer is not necessary.

Connect a 100-nF bypass capacitor across the external reference input pins. Follow the specified absolute and differential reference voltage requirements.

### *9.3.8.3 Power-Supply Reference*

A third option for ADC reference is the internal analog power supply. However, an increase of linearity error results with this connection, and therefore, use this option only for less-critical applications, such as ADC selfdiagnostics.

For critical applications, do not use the power-supply reference option. For applications that use the powersupply voltage as the reference voltage, connect the power-supply voltage to the external reference inputs, and select the appropriate external reference bits in the REFMUX register. For example, to measure a 6-wire loadcell, connect the bridge excitation voltages to the external reference inputs, and select the appropriate REFMUX bits.

#### *9.3.8.4 Low-Reference Monitor*

ADC1 incorporates a low-reference monitor to detect a low or missing reference. If the differential reference voltage (V<sub>REF</sub> = V<sub>REFP</sub> - V<sub>REFN</sub>) falls below 0.4 V (typical), the low reference alarm triggers (REF\_ALM). The low-reference monitor sets the corresponding alarm bit in the conversion data status byte. The alarm resets at the start of each new conversion. Use the low-reference monitor to detect a missing or failed reference voltage connection. Connect a 100-kΩ resistor across the reference inputs to provide the necessary bias. If either reference input is missing or unconnected, this external resistor biases the reference inputs to each other. The low-reference monitor is a fast-responding analog comparator; therefore, transients in the reference voltage may trigger the alarm.

#### **9.3.9 ADC1 Modulator**

The ADC1 modulator is an inherently stable, fourth-order,  $2 + 2$  pipelined  $\Delta \Sigma$  modulator. The modulator samples the analog input voltage at a high sample rate ( $f_{MOD} = f_{CLK}$  / 8 = 921.6 kHz) and converts the analog input to a ones density bit stream. The digital filter receives the ones density bit stream output, and then filters and decimates the data to yield the final conversion result.

<span id="page-42-0"></span>

## **9.3.10 Digital Filter**

The digital filter of ADC1 receives the modulator output data and produces a high-resolution conversion result. The digital filter low-pass filters and decimates the modulator data (rate reduction), yielding the final data output. By adjusting the type of filtering, tradeoffs are made between resolution, data rate, line cycle rejection, and conversion latency.

The digital filter has two selectable modes:  $\sin(x) / x$  (sinc) mode and finite impulse response (FIR) mode (see 图 9-13). The sinc mode provides data rates of 2.5 SPS though 38400 SPS with selectable sinc orders of 1 through 5. The FIR filter provides simultaneous rejection of 50-Hz and 60-Hz power-line frequencies with data rates 2.5 SPS through 20 SPS with single-cycle settled conversions.



图 **9-13. Digital Filter Block Diagram**

## *9.3.10.1 Sinc Filter Mode*

The sinc filter consists of two stages: a variable-decimation, fixed-order sinc5 filter, followed by a variabledecimation, variable-order sinc filter. The first-stage filter is sinc5. The sinc5 stage filters and down-samples the modulator data ( $f_{C-K}$  / 8 = 921.6 kHz) to 38400 SPS, 19200 SPS, and 14400 SPS by decimating to 24, 48, and 64, respectively. These data rates bypass the second filter stage and as a result have a sinc5 frequency response profile. The second filter stage receives the data from the first stage at 14400 SPS. The second stage reduces the data rate to produce output data of 7200 SPS to 2.5 SPS. The second stage is a variable-order sinc filter that is programmable.

The combined decimation ratio of the first and second stages determine the output data rate as follows: data rate = 921.6 kHz /  $(A \cdot B)$ . The filter order of the second stage affects the 50-Hz and 60-Hz rejection together with conversion latency. The high-order sinc filter yields the widest 50-Hz and 60-Hz response null widths, but correspondingly increases the conversion latency. The sinc order is programmed by the FILTER[2:0] bits of register MODE1. 表 [9-3](#page-43-0) lists the decimation ratio corresponding to the first and second filter stages (A and B, respectively) for each data rate. The data rate is programmed by the DR[3:0] bits of register MODE2.



<span id="page-43-0"></span>

#### 表 **9-3. Sinc Filter Mode Data Rates and Decimation Ratio**

(1)  $f_{CLK} = 7.3728 \text{ MHz}$ . Data rate scales with  $f_{CLK}$ 

#### **9.3.10.1.1 Sinc Filter Frequency Response**

The low-pass filtering effect of the sinc filter sets the overall frequency response of the ADC. The frequency response of data rates 14400 SPS, 19200 SPS and 38400 SPS is that of the first filter stage. The frequency response of data rates 2.5 SPS ranging to 7200 SPS is the product of the first and second stage individual frequency responses. The overall filter response is given in 方程式 14:

$$
\left| \mathbf{H}_{(f)} \right| = \left| \mathbf{H}_{\text{sinc}^{\delta}}(f) \right| \times \left| \mathbf{H}_{\text{sinc}^N}(f) \right| = \left| \frac{\sin \left[ \frac{8\pi f \mathbf{A}}{f_{\text{CLK}}} \right]}{\mathbf{A} \times \sin \left[ \frac{8\pi f}{f_{\text{CLK}}} \right]} \right|^{5} \times \left| \frac{\sin \left[ \frac{512\pi f \mathbf{B}}{f_{\text{CLK}}} \right]}{\mathbf{B} \times \sin \left[ \frac{512\pi f}{f_{\text{CLK}}} \right]} \right|^{N}
$$
\n(14)

#### where

- f = signal frequency
- $f_{\text{C-K}}$  = ADC clock frequency
- A = First-stage decimation ratio (see  $\frac{1}{\mathcal{R}}$  9-3)
- B = Second-stage decimation ratio (see  $\bar{\mathcal{R}}$  9-3)
- $N =$  Second-stage filter order where  $N = 1$  (sinc1), 2 (sinc2), 3 (sinc3), or 4 (sinc4)

The digital filter attenuates out-of-band noise that is present in the signal, and noise within the PGA and ADC modulator. Adjusting the filter by changing the decimation ratio and sinc order changes the filter bandwidth. Tradeoffs are made between signal bandwidth, noise, and filter latency.



As shown in  $\&$  9-14 and  $\&$  9-15, the first-stage sinc5 filter has frequency response nulls occurring at the data rate ( $f_{\text{MOD}}$  / A) and at data rate multiples. At the null frequencies, the filter has zero gain.



The second stage superimposes new nulls in the frequency response over the nulls produced by the first stage. The first of the superimposed frequency response nulls occur at the output data rate, followed by nulls occurring at data rate multiples.

图 9-16 illustrates the frequency response of data rate 2400 SPS produced by the combined filter stages. This data rate has five equally-spaced nulls between the larger nulls produced by the first stage. The frequency response is also characteristic of data rates 2.5 SPS to 7200 SPS that are also produced by the second-stage filter.  $\boxed{8}$  9-17 shows the frequency response nulls for 10 SPS.





图 9-18 and 图 9-19 illustrate the frequency response of data rates 50 SPS and 60 SPS. The frequency response is plotted out to the 50-Hz 12th harmonic (10th harmonic for 60 Hz). The 50-Hz or 60-Hz fundamental frequency and harmonics are suppressed by increasing the second-stage filter order, as shown in the figures.



图 9-20 and 图 9-21 plot the detailed frequency response of 50-SPS and 60-SPS data rates of different sinc-filter orders. Note that the high-order sinc filter increases the width of the null and improves line cycle rejection. The high-order filter decreases the sensitivity of the ratio tolerance between the ADC clock frequency and the line frequency that can otherwise degrade line cycle rejection. As shown in the plots, the best 50-Hz or 60-Hz rejection is provided by the sinc4 order, but has longer filter latency compared to the sinc1 order.



<span id="page-46-0"></span>

The overall sinc filter frequency has a low-pass response that rolls off high-frequency components in the signal. The signal bandwidth depends on the output data rate and the order of the sinc filter. Note the overall system bandwidth is the combination of the digital filter, the antialias filter, and external filter components. 表 9-4 lists the –3-dB filter bandwidth of the sinc filter. Note the bandwidth reduction of the higher-order sinc filters.



# 表 **9-4. Sinc Filter Bandwidth**

## *9.3.10.2 FIR Filter*

The finite impulse response (FIR) filter of ADC1 is a coefficient-based filter that provides simultaneous rejection of 50-Hz and 60-Hz line cycle frequencies and harmonics. The FIR filter data rates are 2.5, 5, 10 and 20 SPS. All of the FIR data rates settle within a single conversion cycle. As shown in  $\&$  [9-13,](#page-42-0) the FIR filter section receives data from the second-stage sinc filter at 600 Hz. The FIR filter section decimates by 30 to yield the output data rate of 20 SPS. A first-order averager (sinc1) with variable decimation provides the data rates of 10 SPS, 5 SPS, and 2.5 SPS.

As shown in  $\{8\}$  9-22 and  $\{8\}$  9-23, the FIR filter frequency response has a series of response nulls close to 50 Hz and 60 Hz. The response nulls repeat close to the 50-Hz and 60-Hz harmonics. The FIR frequency response superimposes with the response of the 600-SPS pre-stage filter.





图 9-24 is the FIR filter response at 10 SPS. As a result of the sinc1 averager in the FIR filter block, new frequency-response nulls are superimposed to the response in 图 [9-22](#page-46-0). The first of the added response nulls occur at 10 Hz. Additional nulls occur at folded frequencies around 20-Hz multiples. These additional nulls are seen at 10 Hz and 30 Hz.



图 **9-24. FIR Frequency Response (10 SPS)**

Similar to the response of the sinc filter, the overall FIR filter frequency has a low-pass response that rolls off high frequencies of the signal. The response is such that the FIR filter limits the bandwidth of the input signal. The FIR filter signal bandwidth depends on the output data rate.  $\frac{1}{60}$  9-5 lists the -3-dB filter bandwidth of the FIR filter. The total system bandwidth is the combined individual responses of the digital filter, the ADC antialias filter, and external filter components.



### 表 **9-5. FIR Filter Bandwidth**



### *9.3.10.3 50-Hz and 60-Hz Line Cycle Rejection*

If the ADC connection leads are in close proximity to industrial motors and conductors, coupling of 50-Hz and 60-Hz power line frequencies can occur. The coupled noise interferes with the signal voltage, and may lead to inaccurate or unstable conversions. The digital filter provides enhanced rejection of power-line coupled noise for data rates of 60 SPS and less. Program the filter to tradeoff data rate and conversion latency versus the desired level of line cycle rejection. 表 9-6 summarizes the ADC1 50-Hz and 60-Hz line-cycle rejection based on 2% and 6% ratio tolerance of power-line to ADC clock frequency. Best possible power line rejection is provided by the high-order sinc filter and by using an accurate ADC clock.



#### 表 **9-6. 50-Hz and 60-Hz Line Cycle Rejection**



### **9.3.11 Sensor-Excitation Current Sources (IDAC1 and IDAC2)**

The ADS1262 and ADS1263 incorporate two, integrated, matched current sources (IDAC1, IDAC2). The current sources provide excitation current to resistive temperature devices (RTDs), thermistors, diodes, and other sensors that require constant current biasing. These devices also contain an internal IDAC multiplexer that provides connection of IDAC1 or IDAC2 to one of the 11 analog pins (AIN0 to AINCOM). The IDACs can be programmed over these current ranges: 50 μA, 100 μA, 250 μA, 500 μA, 750 μA, 1000 μA, 1500 μA, 2000 μA, 2500 μA, and 3000 μA. <sup>8</sup> 9-25 details the IDAC connection. The IDAC switches shown in the diagram are used in the IDAC rotation mode.



## 图 **9-25. IDAC Block Diagram**

The internal reference must be enabled for IDAC operation. Take care not to exceed the compliance voltage of the IDACs. In other words, the voltage on the input pin must not exceed  $V_{AVDD}$  - 1.1 V; otherwise, the specified accuracy of the IDAC current is not met.



The IDAC currents track the internal reference voltage. As a result of using the same reference voltage for IDAC1 and IDAC2, the current sources are matched. Matched performance is important for applications such as hardware compensated, 3-wire RTDs. IDAC to IDAC mismatch can be improved further by use of the IDAC rotation mode. The rotation mode automatically swaps the IDAC1 and IDAC2 connections of alternate conversions. The ADC averages the alternate conversions to eliminate IDAC mismatch. IDAC rotation can be performed manually by the user (by alternating the IDAC pin connections) or by the IDAC automatic rotation mode. The IDAC rotation sequence is shown as follows:

- Conversion 1: IDAC1, IDAC2 normal  $\rightarrow$  first output result withheld
- Conversion 2: IDAC1, IDAC2 rotated positions  $\rightarrow$  Output result 1 = (Conversion 1 + Conversion 2) / 2
- Conversion 3: IDAC1, IDAC2 normal  $\rightarrow$  Output result 2 = (Conversion 3 + Conversion 2) / 2
- Conversion 4: IDAC1, IDAC2 rotated positions  $\rightarrow$  Output result 3 = (Conversion 4 + Conversion 3) / 2

The sequence repeats for all succeeding conversions.

In rotation mode, the ADC provides a time delay to allow for settling after the IDAC pin connections are alternated. Note IDAC switching transients may interact with external components that may require additional time to settle. Additional settling time are provided by bits DELAY[3:0] in the MODE0 register. The total delay time results in a reduction of the nominal data rate (see the *[Conversion Latency](#page-62-0)* section). Nevertheless, the existing frequency response nulls provided by the digital filter remain unchanged.

### **9.3.12 Level-Shift Voltage**

The ADC integrates an optional level-shift voltage on the AINCOM pin. As shown in  $\boxtimes$  9-26, the level-shift voltage is the mid-voltage of the analog power supply. The level-shift voltage shifts floating sensors (that is, sensors isolated from the ADC ground) to within the ADC specified input range. Thermocouple and 4-mA to 20 mA transmitters (isolated supply) are examples of floating signals.





When operating the ADC with ±2.5-V analog supplies, either ground the AINCOM pin or use the level-shift voltage. Level shift other inputs by connecting the input pins to the REFOUT pin (2.5 V). The turn-on time of the level-shift voltage depends on the pin load capacitance. The total capacitance includes those connected to AVDD, AVSS and ground.  $\bar{\mathcal{R}}$  9-7 lists the level-shift voltage settling times for various external load capacitances. Be certain the level-shift voltage is fully settled before starting a conversion.



#### 表 **9-7. Level-Shift Enable Time**



# 表 **9-7. Level-Shift Enable Time (continued)**





### **9.3.13 General-Purpose Input/Output (GPIO)**

Eight analog inputs can be programmed as GPIO functions (GPIO[0] through GPIO[7]). The GPIO function is a digital input/output with a logic value that is read and written by the GPIODAT data register. The GPIO voltage levels are referenced to the ADC analog power supply voltages, VAVDD and VAVSS. The GPIO input voltage threshold for logic 1 is (V<sub>AVDD</sub> + V<sub>AVSS</sub>) / 2. As shown in  $\&$  9-27, analog inputs, AIN3 through AINCOM, can be programmed for GPIO function. Register GPIOCON programs the GPIO connection for each pin (1 = connect). Register GPIODIR programs the direction of each pin, either as input or output (0 = output). Register GPIODAT is the GPIO data value register. Note if a GPIO pin is programmed as an output, the readback data value of the corresponding GPIODAT register bit is zero.







## **9.3.14 Test DAC (TDAC)**

The ADC includes a test voltage digital-to-analog converter (TDAC) intended for ADC self-testing and verification. The TDAC is capable of providing single-ended, differential and common mode test voltages. The voltages are suitable to test the ADCs under all gains and input configurations.

As shown in  $\overline{8}$  9-28, the TDAC consists of two independent DACs, TDACP, and TDACN. The DACs have independent control registers to program the output voltage. TDACP is programmed by register TDACP and TDACN is programmed by register TDACN. The TDACP output connects to the ADC1 and ADC2 positive input multiplexer input and TDACN connects to the ADC1 and ADC2 negative input multiplexer. The OUT1 and OUT2 bits can be programmed to connect the TDAC outputs to pins AIN6 and AIN7. The TDAC outputs are unbuffered and should not be loaded. The TDAC reference voltage is the analog supply ( $V_{AVDD}$  -  $V_{AVSS}$ ); therefore, the output levels refer to, and scale with, the analog power supply. Note that chop mode must be disabled to test the ADC with the TDAC.



图 **9-28. Test DAC Block Diagram**



 $\frac{1}{3}$  9-8 shows the TDAC output voltages and the corresponding output impedance. The TDAC settings are binary-weighted and correspond to the binary-weighted ADC gains. To generate a single ended test voltage, set TDACN = 00h. This value sets the TDACN voltage to mid-supply. Set TDACP above or below the TDACN voltage to generate positive or negative test voltages, respectively. Differential test voltages are generated by setting TDACP and TDACN to symmetric values centered around a common-code value (typical common value = 00h). For example, use code values equal to 01h and 11h, 02h and 12h, and so forth, to generate a differential voltage. To generate common-mode test voltages, set the TDACs to equal values.



#### 表 **9-8. TDAC Output Voltage**

(1) Output voltages relative to  $V_{\text{DGND}}$ .



# **9.3.15 ADC2 (ADS1263)**

The ADS1263 includes an auxiliary, 24-bit, delta-sigma ADC (ADC2). ADC2 operation is independent of ADC1, with independent selections of input channel, reference voltage, sample rate, and channel gain. All input configurations (channel select, IDAC, level shift, sensor bias) are available to ADC2. Use ADC2 to perform main channel (ADC1) cross-checking measurements (for example, diagnostics purposes and redundant channel measurements), system background measurements, or temperature compensation of the primary sensor (such as thermocouple cold junction compensation). Using data rates of 10, 100, and 400 SPS for both ADCs, ADC2 performs virtual parallel conversions with ADC1 on the same input channel.

As shown in  $\boxtimes$  9-29, the ADC2 consists of an input signal multiplexer followed by a high-impedance PGA. The input multiplexer has the same functionality as the ADC1 input multiplexer. The sensor bias current source or a 10-MΩ bias resistor can be connected to the multiplexer output. Connect the sensor bias to either of the ADCs. ADC2 provides gains of 1, 2, 4 ,8, 16, 32, 64, and 128. Depending on the gain settings, ADC2 gains are either implemented in the PGA or in the modulator. For gains of 1, 2, and 4, the PGA is bypassed and the gain is performed in the modulator. For gains of 8, 16, 32, 64, and 128, the modulator gain is fixed at gain = 4, and the additional gains are performed in the PGA.

The PGA drives an inherently-stable, second-order, delta-sigma modulator. The modulator output data are filtered and down-sampled by a programmable decimation digital filter. The digital filter provides data rates of 10, 100, 400, or 800 SPS with 24-bit resolution. A calibration block follows the digital filter. The calibration block consists of 16-bit offset correction and 16-bit, full-scale correction registers. The ADC2 reference multiplexer selects from one of three external reference input pairs, the analog power supply, or the internal reference. The reference input is buffered to minimize errors caused by external circuit loading.







# *9.3.15.1 ADC2 Inputs*

ADC2 features an independent input multiplexer with identical channel selections of ADC1. As shown in  $\boxtimes$  [9-2,](#page-32-0) all the external and internal inputs are available to ADC2. The ADC2 positive input is programmed by the value of MUXP2[3:0] bits (register ADC2MUX) and the negative input is programmed by the value of the MUXN2[3:0] bits of same ADC2MUX register. The ADC2MUX register address is 16h.

## *9.3.15.2 ADC2 PGA*

ADC2 features a low-drift, low-noise CMOS PGA. The ADC2 PGA is bypassed for gains = 1, 2 and 4. Therefore, for these gains the input signal is connected directly to the buffered modulator input.

The full-scale voltage range of ADC2 is determined by the reference voltage and gain.  $\bar{\mathcal{R}}$  9-9 shows the ADC2 full-scale voltage range versus gain using reference voltage = 2.5 V. The full-scale voltage range scales with the reference voltage and is increased or decreased by changing the reference voltage.





(1)  $V_{REF}$  = 2.5 V. The full-scale voltage range is proportional to  $V_{REF}$ .

As with many amplifiers, do not exceed the PGA absolute input voltage requirement. For gains  $\geq 8$  (PGA active), the absolute input voltage is limited by the PGA output voltage swing range. The specified minimum and maximum absolute input voltages ( $V_{\text{INP2}}$  and  $V_{\text{INR2}}$ ) depend on the PGA gain, the input differential voltage ( $V_{\text{IN2}}$ ), and the tolerance of the analog power supply voltages (V<sub>AVDD</sub>, V<sub>AVSS</sub>). If using ADC2 in an overall gain  $\geq 8$ , the absolute positive and negative input voltage must be within the specified range, as shown in 方程式 15:

$$
V_{AVSS} + 0.3 + |V_{IN2}| \cdot (\text{Gain} - 1) / 2 \cdot < V_{INP2} \text{ and } V_{INN2} < V_{AVDD} - 0.3 - |V_{IN2}| \cdot (\text{Gain} - 1) / 2
$$
 (15)

where

- $V_{INP2}$ ,  $V_{INN2}$  = ADC2 absolute input voltage
- $V_{1N2}$  = ADC2 differential input voltage =  $V_{1NP2}$   $V_{1NN2}$
- Gain = 8, 16, 32, 64 or 128

For gains 1, 2, or 4, the ADC2 absolute input voltage range extends beyond the  $V_{AVDD}$  and  $V_{AVSS}$  supply voltages, allowing voltage inputs at or below ground. The absolute input voltage range corresponding to gains 1, 2 and 4 is shown in 方程式 16:

$$
V_{AVSS} - 0.1 < V_{INP2} \text{ and } V_{INN2} < V_{AVDD} + 0.1 \tag{16}
$$



### *9.3.15.3 ADC2 Reference*

ADC2 requires a reference voltage for operation. Use the ADC2 reference multiplexer to select from one of the external reference sources on pins AIN0 to AIN5, the internal 2.5-V internal reference, or the analog power supply, as shown in  $\mathbb{R}$  9-30. The external reference uses positive and negative pairs for the positive and negative references, respectively. The external reference input pairs are pins AIN0-AIN1, AIN2-AIN3, and AIN4- AIN5, for the positive and negative references, respectively.



A. The internal reference requires a 1-μF capacitor connected to pins REFOUT and AVSS.

#### 图 **9-30. ADC2 Reference Multiplexer**

### *9.3.15.4 ADC2 Modulator*

ADC2 is an inherently stable, second-order,  $\Delta \Sigma$  modulator. The modulator samples the analog input voltage at  $f_{MOD2}$  =  $f_{C1K}$  / 144 = 51.2 kHz and converts the analog input to a ones density bit-stream output. The digital filter receives the ones density bit stream output, and then filters and decimates the data to yield the final conversion result.



## *9.3.15.5 ADC2 Digital Filter*

The ADC2 digital filter receives the modulator output and produces a 24-bit digital output. The digital filter lowpass filters and down-samples the modulator data to yield the final data rate. The ADC2 digital filter is a cascade of two stages. The first stage is a sinc3 filter that decimates by 64, 128, or 512, to derive data rates of 800 SPS, 400 SPS, or 100 SPS, respectively. The second stage receives the output of the first stage at 100 SPS. The second stage is a sinc1 filter with decimation equal to ten that derives the data rate of 10 SPS, as illustrated in  $\boxtimes$ 9-31. The ADC bypasses the second stage for data rates of 800 SPS, 400 SPS, and 100 SPS. 表 9-10 shows the sinc filter data rates and decimation ratios (A and B) that correspond to each filter stage. The overall filter decimation ratio is the product of A and B decimation ratios. The data rate is programmed by the DR2[1:0] bits of register ADC2CFG.



### 图 **9-31. ADC2 Digital Filter Block Diagram**



#### 表 **9-10. ADC2 Data Rates and Filter Decimation Ratios**

(1)  $f_{CLK} = 7.3728 \text{ MHz}$ . The data rate scales with  $f_{CLK}$ .

The low pass nature of the ADC2 sinc filter establishes the overall frequency response. The frequency response is given by 方程式 17:

$$
\left| \mathbf{H}_{(f)} \right| = \left| \mathbf{H}_{\text{sinc}}(f) \right| \times \left| \mathbf{H}_{\text{sinc}}(f) \right| = \left| \frac{\sin \left[ \frac{144 \pi f \mathbf{A}}{f_{\text{CK}}} \right]}{\mathbf{A} \times \sin \left[ \frac{144 \pi f}{f_{\text{CK}}} \right]} \right|^{3} \times \left| \frac{\sin \left[ \frac{73728 \pi f \mathbf{B}}{f_{\text{CK}}} \right]}{\mathbf{B} \times \sin \left[ \frac{73728 \pi f}{f_{\text{CK}}} \right]} \right| \tag{17}
$$

where

- $\cdot$  f = Input frequency
- $f_{\text{CLK}}$  = ADC clock (7.3728 MHz)
- $A =$  First stage decimation ratio
- $B =$  Second stage decimation ratio



Figures 图 9-32 through 图 9-36 show the frequency response of different ADC2 data rates. Nulls are located in the frequency response at the data rate and at data rate multiples.  $\boxtimes$  9-32 (data rate = 10 SPS) has frequency response nulls at 50 Hz and 60 Hz and their multiples. Therefore, the rate of 10 SPS provides rejection of power line cycle frequencies. 图 9-33 shows filter response detail of frequencies centered around 50 Hz and 60 Hz.



表 9-11 summarizes the ADC2 digital filter - 3-dB bandwidth and 50-Hz and 60-Hz line-cycle rejection based on 2% and 6% ratio tolerance of power-line frequency to ADC clock frequency. The sample rate of 10 SPS has frequency response nulls at 50 Hz and 60 Hz; therefore, this data rate provides the best possible rejection of power-line interference.





The ADC digital filter provides attenuation of frequencies greater than  $\frac{1}{2}$  of the data rate (Nyquist frequency) to minimize out-of-band frequencies folding back to the bandwidth of interest. As with all digital filters, response images appear at frequency multiples of the filter input frequency ( $f_{MOD2} = f_{CLK}$  / 144 = 51.2 kHz). <sup>8</sup> 9-37 shows the frequency response to 175 kHz for DR = 800 SPS. The response near dc is the desired signal bandwidth. Note how the filter response repeats at multiplies of 51.2 kHz. The filter response repeats at frequencies shown in 方程式 18:

Aliased frequency bands =  $N \cdot f_{MOD2} \pm f_{DR2}$  (18)

Amplitude (dB)

Amplitude (dB)

-120

-100 -80 -60 -40 -20  $\Omega$ 

where

- $N = 1, 2, 3...$
- $f_{DR2}$  = ADC2 data-rate frequency

The digital filter attenuates signal or noise up to the frequency where the response repeats. However, any signal or noise present within the frequency bands where the response repeats aliases into the passband, unless attenuated by an analog filter. Often, using a simple RC analog filter is sufficient to reject these frequencies.



Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=ZHCSDN4C&partnum=ADS1262)* 61





## **9.4 Device Functional Modes**

## **9.4.1 Conversion Control**

ADC1 conversions are controlled by the START pin or by serial commands. If using commands to control ADC1 conversions, keep the START pin low to avoid possible contentions between the START pin and commands.

ADC1 has two conversion modes: continuous or pulse. Continuous-conversion mode converts indefinitely until stopped by the user. Pulse-conversion mode performs one conversion after the START pin is taken high or after the start command is sent. Use RUNMODE (bit 6, MODE0) to program the conversion mode.  $\boxtimes$  9-38 shows the start and stop timing to control ADC conversions.



- A. START and DRDY pins apply only to ADC1 operation.
- B. Start and stop opcodes take effect on the 7th SCLK falling edge.
- C. Start and stop opcodes:
	- START1 for ADC1: 08h or 09h
	- START2 for ADC2: 0Ch or 0Dh
	- STOP1 for ADC1: 0Ah or 0Bh
	- STOP2 for ADC2: 0Eh or 0Fh

# 图 **9-38. ADC1 Start and Stop Conversion Timing**



#### 表 **9-12. ADC1 START and STOP Conversion Timing Requirements**

(1)  $t_{CLK} = 1 / f_{CLK}$ 

## *9.4.1.1 Continuous Conversion Mode*

To start ADC1 conversions, take the START pin high or send the START1 command. In this mode, ADC1 continuously converts until stopped by taking the START pin low or by sending the STOP1 command. To restart a conversion in progress, toggle the START pin or send a STOP1 and START1 command sequence. DRDY is driven high if conversions are restarted. DRDY is driven low when the conversion data are ready. See  $\&$  9-38 and  $\overline{\mathcal{R}}$  9-12 for stop-to-DRDY timing requirements in order to stop further conversions.

<span id="page-62-0"></span>

#### *9.4.1.2 Pulse Conversion Mode*

In pulse conversion mode, ADC1 performs one conversion each time the START pin is taken high or the START1 command is sent. After the first conversion completes, further conversions are automatically stopped. To restart a conversion in progress, toggle the START pin or send a STOP1 and START1 command sequence. The DRDY output is driven high to indicate conversion start, and is driven low when the conversion data are ready. If a stop command is sent during an ongoing conversion, the command has no effect because the ADC completes the conversion.

The pulse conversion mode cannot be used in conjunction with chop mode. Instead, use the continuousconversion mode when chop is enabled by briefly pulsing the START pin (or sequentially send the START1 and STOP1 commands) to achieve the same single-conversion result provided by the pulse conversion mode.

#### *9.4.1.3 ADC2 Conversion Control (ADS1263)*

ADC2 conversions are independent of ADC1 conversions, and are controlled by commands only. The ADC2 conversion mode is similar to the ADC1 continuous conversion mode. To start an ADC2 conversion, send the START2 command. Conversions continue until the STOP2 command is sent. To restart a conversion in progress, send a STOP2 and START2 command sequence.

#### **9.4.2 Conversion Latency**

The digital filter averages and down-samples data from the modulator to provide the final data rate (rate reduction). The order of the digital filter affects the amount of data averaging and in turn, the time delay of the conversion (or filter latency). The FIR and sinc1 filter modes are zero latency providing the conversion result in single cycle. The higher order sinc filters (sinc2, 3, 4, 5) have more than one conversion latency and therefore require more conversion cycles to provide fully settled data. Tradeoffs can be made between 50-Hz and 60-Hz line cycle rejection verses conversion latency by selection of the sinc filter order. A higher order sinc filter increases the rejection of the 50-Hz and 60-Hz line cycles, but also increases the filter latency. Filter latency is an important consideration when multiplexing (scanning) through input channels. To make sure that conversions are settled after changing channels, start a new conversion for each channel using the START pin or start command. Note if the multiplexer is changed during ongoing conversions, the conversion is stopped and restarted at the time multiplexer register is changed.

表 [9-13](#page-63-0) lists the filter latency after starting the *first* conversion. Note the conversion latency depends on the filter setting. The conversion latency is illustrated in  $\boxtimes$  9-39. Parameter  $t_{d(STDR)}$  shows the latency from start to conversion data ready (DRDY low). Note that settled data are provided, assuming the analog input is settled before the start condition. After the first conversion is completed (in continuous conversion mode), subsequent conversions occur at the nominal data rate. The latency values are for the programmable time-delay parameter set to off (DELAY[3:0] = 000).



图 **9-39. Conversion Latency After Start Condition**



<span id="page-63-0"></span>

# $\bar{\mathbf{\mathcal{R}}}$  9-13. ADC1 Conversion Latency,  $\mathbf{t}_{\mathsf{d}}$  *(STDR)*

(1) Chop and IDAC rotation off, DELAY[3:0] = 0000.

If using chop or IDAC rotation modes, the latency of the first conversion increases. The latency of chop and IDAC rotation modes is shown in 方程式 19 and 方程式 20.

Chop or IDAC rotation mode: latency = 
$$
2 \cdot (t_{d(STDR)} + DELAY[3:0]
$$
 value) (19)

Chop *and* IDAC rotation modes: latency =  $4 \cdot (t_{d(STDR)} + DELAY[3:0]$  value) (20)

In addition, chop or IDAC rotation mode can reduce the conversion data rate depending on the time-delay parameter. The 50-Hz and 60-Hz filter response nulls are not altered by chop or IDAC rotation modes. 方程式 21 shows the effective data rate with the DELAY parameter.

Chop or IDAC rotation mode data rate =  $1 / (t_{d(STDR)} + DELAY[3:0]$  value) (21)

 $\overline{\mathcal{R}}$  9-14 shows the first conversion latency of ADC2. The filter latency is the elapsed time after sending the START2 command before the first conversion is ready.







If the input signal changes while the ADC is continuously converting, the output data are a mix of old and new data, as shown in  $\boxtimes$  9-40. The filter latency values for *settled data* (t<sub>d(STDR)</sub>) with an input step change while continuously converting is shown in 表 9-15. The filter latency values listed in the table (t<sub>d(STDR)</sub>) assume the analog input is settled before the start of the first whole conversion period.



#### 图 **9-40. ADC1 Latency Timing While Continuously Converting**





(1) Chop and IDAC rotation modes off.

#### **9.4.3 Programmable Time Delay**

When a new conversion is started, the ADC provides an internal delay of 52 us before the actual start of the conversion. This timed delay is provided to allow for the integrated, analog, antialias filter to settle. In some cases, more delay is required to allow for external settling effects. Program additional time by using bits DELAY[3:0] of the MODE register. The programable range is 8.7 µs to 8.8 ms in binary steps. As an alternative to using the programmable time delay, the initiation of the start condition can also be delayed as needed after an ADC configuration change. For CHOP or IDAC rotation modes, additional time delay may be necessary to allow for external settling effects, and can only be provided by the DELAY bits; see  $\frac{1}{\sqrt{6}}$  [9-38](#page-91-0) for the delay settings.



## **9.4.4 Serial Interface**

The ADC has an SPI-compatible, bidirectional serial interface that is used to read the conversion data as well as configure and control the ADC. The serial interface consists of four control lines: CS, SCLK, DIN, and DOUT/ DRDY. If the ADS1262 or ADS1263 is the only device connected to the SPI bus, the  $\overline{CS}$  input can be tied low, resulting in a minimum of three control signals for communications: SCLK, DIN, and DOUT/DRDY. The ADC has a data ready output signal (DRDY) that asserts regardless of interface selection. The DRDY functionality is also integrated with the DOUT/DRDY pin.

## *9.4.4.1 Chip Select (CS)*

The CS pin is an active low input that enables the ADC serial interface for communication. CS must be low during the entire data transaction. When  $\overline{CS}$  is high, the serial interface is reset, SCLK input activity is ignored (blocking input commands), and the DOUT/DRDY output pin enters a high-impedance state. ADC conversions are not affected by the state of  $\overline{CS}$ . If the serial bus is dedicated to the ADC, the  $\overline{CS}$  pin can be optionally tied low to reduce the serial interface from four I/Os to three I/Os. Tying the  $\overline{CS}$  pin low permanently enables the ADC serial interface. The DRDY output asserts low when conversion data are ready and is not affected by  $\overline{CS}$ .

## *9.4.4.2 Serial Clock (SCLK)*

The serial interface clock is a noise-filtered, Schmidt-triggered input used to clock data into and out of the ADC. Input data to the ADC is latched on the falling SCLK edge and data output from the ADC is updated on the rising SCLK edge. Return SCLK low after the data sequence is complete. Even though the SCLK is a noise-immune, keep SCLK as clean as possible to prevent unintentional SCLK transitions. Avoid ringing and voltage overshoot on the SCLK input. Place a series termination resistor at the SCLK drive pin to help reduce ringing.

# *9.4.4.3 Data Input (DIN)*

The DIN pin is the serial data input to the ADC. DIN is used to input commands and register data to the ADC. The ADC latches input data on the falling edge of SCLK. During direct-mode data readback, when no command is intended, keep DIN low.

# *9.4.4.4 Data Output/Data Ready (DOUT/DRDY)*

The DOUT/DRDY pin is a dual-function output. The pin functions as the digital data output and the ADC1 dataready indication. When CS is high, the DOUT/DRDY pin is in high-impedance mode (tri-state). Output data are updated on the rising edge of SCLK. As a data-ready indicator, the DOUT/DRDY pin transitions low at the same time as the DRDY pin. Therefore, monitor either the DOUT/DRDY pin or the DRDY pin to determine when ADC1 data are ready. CS must be low to monitor DOUT/DRDY as a data-ready indicator.



### *9.4.4.5 Serial Interface Autoreset*

The CS input resets the serial interface when taken high. However, applications that tie the CS pin low do not have the ability to reset the serial interface by using this pin. If a false SCLK occurs (for example, caused by a noise pulse or clocking glitch), the serial interface may inadvertently advance one or more bit positions, resulting in loss of synchronization to the external microcontroller. If loss of synchronization occurs, the interface does not respond correctly until the interface is reset.

For applications that tie CS low, the ADC provides a feature that automatically resets the serial interface in the event of a glitch. As shown in  $\& 9-41$ , after the first SCLK low-to-high transition is detected by the ADC (either caused by a glitch or a normal SCLK input), if the ADC does not detect seven additional SCLK transitions within 65536  $f_{CLK}$  cycles (approximately 8.9 ms), the serial interface resets. After reset, the interface is ready for the next transaction four  $f_{CLK}$  cycles later.

If the seven SCLK transitions *are* detected within the 65536 f<sub>CLK</sub> cycles, the serial interface is not reset, and the SCLK detection cycle restarts at the next SCLK transition.

If the serial interface loses synchronization to an external controller, reset the serial interface by holding SCLK low for  $65536$   $f_{CLK}$  cycles.

The serial interface autoreset function is enabled by the setting TIMEOUT = 1 (bit 3 of the INTERFACE register). The default mode is off.



## 图 **9-41. Serial Interface Autoreset**



### 表 **9-16. Autoreset Timing Requirement**

(1)  $t_{CLK} = 1 / f_{CLK}$ .



## **9.4.5 Data Ready Pin (DRDY)**

The  $\overline{DRDY}$  pin is an output that transitions low to indicate when ADC1 conversion data are ready for retrieval.  $\&$ 9-42 depicts the DRDY operation. Initially, DRDY is high at power-on. When converting, the state of DRDY depends on the conversion mode (continuous or pulse) and whether the conversion data are retrieved or not. In Continuous conversion mode, after DRDY goes low, DRDY is driven high on the first SCLK falling edge. If data are not read,  $\overline{DRDY}$  remains low and then pulses high 16  $f_{CLK}$  cycles before the next  $\overline{DRDY}$  falling edge. The data must be retrieved before the next DRDY falling edge otherwise the data are overwritten by new data and previous data are lost. In Pulse mode, DRDY is driven high when a conversion is started and goes low when the conversion data are ready. DRDY remains low until the next conversion is started.

The DOUT/DRDY output operates similarly to DRDY. DOUT/DRDY transitions low when ADC1 conversion data are ready. If data are not retrieved, the DOUT/DRDY pin stays low and is pulsed high for 16 f<sub>CLK</sub> cycles at the next data ready. Note that  $\overline{CS}$  must be low to enable the DOUT/DRDY pin.



图 **9-42. DRDY Operation**





#### (1)  $t_{CLK} = 1 / f_{CLK}$ .

## **9.4.6 Conversion Data Software Polling**

In addition to hardware polling using DRDY, new conversion data are also detected by software polling. In software polling, read either ADC1 or ADC2 conversion data and poll the STATUS byte ADC1 or ADC2 dataready bits. The data ready bits are set if the corresponding ADC1 or ADC2 conversion data are new since the last ADC1 or ADC2 data read; otherwise, the bits are cleared. If the bits are cleared, the corresponding conversion data are the previous data. To avoid missing data when using software polling, poll the status bits at a rate faster than the corresponding ADC1 or ADC2 conversion rate. The ADC2 status bit is valid only when the data are read by command (RDATA1 or RDATA2).



#### **9.4.7 Read Conversion Data**

ADC1 data are read by two methods: read data direct or read data by command. ADC1 writes new conversion data to the output shift register and the internal data-holding register. Two registers hold the conversion data; therefore, data are read either from the output shift register (in direct mode) or read from the data-holding register (in command mode). Reading data from the data-holding register (command mode) does not require synchronizing the start of data readback to DRDY. ADC2 data are read only from the ADC2 data-holding register (command mode).

#### *9.4.7.1 Read Data Direct (ADC1 Only)*

In this method of data retrieval, ADC1 conversion data are shifted out directly from the output shift register. No opcode is necessary. Read data direct requires that no serial activity occur from the time of DRDY low to the readback, or the data are invalid. The serial interface is full duplex; therefore, commands are decoded during the data readback. If no command is intended, keep the DIN pin low during readback. If an input command is sent during readback, the ADC executes the command, and data interruption may result. The data readback operation must be completed 16 f<sub>CLK</sub> cycles before the next DRDY, or the old data are overwritten with new data. Synchronize the data readback to DRDY or to DOUT/DRDY to make sure the data are read before the next DRDY falling edge.

If new ADC1 conversion data are ready during an ongoing data or register read or write operation, data are not loaded to the output register but are written only to the data holding register. Retrieve the conversion data later from the holding register by sending a read command. However, writing new data to certain registers results in a conversion-cycle restart. Conversion restart clears the contents of the conversion data-holding register; therefore, the previous conversion data are not available. Read the conversion data before the register write operation.

As shown in  $\boxtimes$  9-43, the ADC1 data field is 4, 5, or 6 bytes long, depending on programming. The data field consists of an optional status byte, four bytes of conversion data, and an optional checksum byte. After all the bytes are read, the data-byte sequence is repeated by continuing SCLK. The byte sequence repeats starting with the first byte. In order to help verify error-free communication, read the same data multiple times in each conversion interval and compare.



- A. In Continuous conversion mode, DRDY returns high on the first SCLK falling edge. In Pulse Conversion mode, DRDY stays low until the next conversion is started.
- B. CS can be tied low. If CS is low, DOUT/DRDY asserts low at the same time as DRDY.
- C. Data read must be completed before DOUT/DRDY and DRDY goes high (16  $t_{\text{CLK}}$  before new data ready).
- D. The STATUS and CRC/CHK bytes are optional.
- E. The byte sequence repeats by continuing SCLK.

#### 图 **9-43. Data Read Direct**



### *9.4.7.2 Read Data by Command*

In this method of data retrieval, a command is used to read ADC1 or ADC2 data. When the command is sent, the data are retrieved from the respective ADC data-holding register. Read the data at any time because the command method does not require synchronizing to DRDY. In addition to hardware polling of DRDY or DOUT/ DRDY to determine when *ADC1* data are ready, the ADC can be software polled by reading bits ADC1 and ADC2 of the status byte. If the ADC1 or ADC2 status bit is 1, the ADC1 or ADC2 data are new since the last ADC1 or ADC2 read operation. If data are read again before the new data are ready, the status bit is 0 and the previous data are returned. ADC2 data can only be read by the command method.

 $\overline{\otimes}$  9-44 shows the read data by command sequence. The output data MSB begins on the first rising edge of SCLK after the command. The output data field can be 4, 5, or 6 bytes long, depending on programming. The data field consists of an optional status byte, four bytes of conversion data, and an optional checksum byte. The ADC2 data block consists of the optional status byte, 3 bytes of data, a fixed-value byte equal to 00h (zero pad byte), and the optional checksum byte. A read data command must be sent for each read operation. The ADC does not respond to commands until the read operation is complete, or terminated by taking  $\overline{\text{CS}}$  high.



- A. CS can be tied low. If CS is low, DOUT/DRDY asserts low with DRDY.
- B. In continuous conversion mode, DRDY returns high on the first SCLK falling edge of sending the opcode. For pulse conversion mode, DRDY stays low until the next conversion is started.
- C. Read ADC1 command byte = 12h or 13h, Read ADC2 command byte = 14h or 15h
- D. DOUT/DRDY is driven low with DRDY. If a read operation occurs after DRDY falling edge, then DOUT can be high or low.
- E. The STATUS and CRC/CHK bytes are optional.

# 图 **9-44. Read Data by Command**

#### *9.4.7.3 Data-Byte Sequence*

The ADC1 data sequence can be 4, 5, or 6 bytes long, depending on whether the optional status and checksum bytes are enabled. The entire data sequence consists of the status byte, four bytes of the 32-bit conversion word, and the checksum byte. The ADC2 data sequence is the same, except the conversion data are three bytes long (24-bit word), followed by a zero-value pad byte. If the status byte is not enabled, the remaining bytes are left shifted.

#### **9.4.7.3.1 Status Byte**

The status byte is the first byte in the sequence. The status byte indicates new ADC1 and ADC2 data, the state of the ADC1 PGA alarms, the low-reference alarm state, the clock mode, and the reset state. The status byte is enabled by the STATUS bit of the INTERFACE register (bit 2 of register 02h). 图 [9-45](#page-70-0) and 表 [9-18](#page-70-0) shows the status-byte field description.

<span id="page-70-0"></span>



### 表 **9-18. Status Byte Field Descriptions**



(1) The ADC2 status bit is valid only with use of RDATA1 or RDATA2 read data commands.

(2) These bits are valid during the readback of ADC1 data only. All other bits are valid during the readback of either ADC1 or ADC2.



#### **9.4.7.3.2 Data Byte Format**

ADC1 data are 32 bits in a twos complement format that represents positive and negative values, and are output starting with the most significant bit first (ADC1[31]). The data are scaled so that  $V_{IN} = 0$  V results in ideal code value of 00000000h; see 表 9-19 for other ideal code values. Some applications require reduction of the 32-bit data to 24-bit data in order to provide compatibility to 24-bit systems. This reduction is done by simple truncation (or rounding) of the 32-bit data to 24 bits. See  $\boxtimes$  9-46 for the ADC1 data byte field.



### 表 **9-19. ADC1 and ADC2 Output Codes**

 $(N = 32 (ADC1), N = 24 (ADC2)$ 

(2) Ideal output code, excluding effects of ADC noise, offset, gain and linearity errors.



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

ADC2 data are 24 bits in a twos complement data format that represents positive and negative code values, and are output starting with the most significant bit first (ADC2[23]). The data are scaled so that a zero-voltage input results in an ideal code value of 000000h; see 表 9-19 for other ideal code values. See 图 9-47 for the ADC2 data-byte field.



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset


### **9.4.7.3.3 Checksum Byte (CRC/CHK)**

The checksum byte is the last byte in the data-byte sequence. The checksum byte can be programmed to checksum mode or to cyclic redundancy check (CRC) mode. The checksum byte is optional and is enabled by the CRC[1:0] bits of the INTERFACE register. Use the checksum byte to detect transmission errors during data read-back. 图 9-48 and 表 9-20 shows the checksum byte description. The checksum byte is not provided when register data are read.



### 表 **9-20. Checksum Byte (CRC/CHK) Field Descriptions**



#### *9.4.7.3.3.1 Checksum Mode (CRC[1:0] = 01h)*

In checksum mode, the checksum byte is the lower 8-bit sum of the data conversion bytes plus an offset value 9Bh. The offset value is added to help detect whether the DOUT/DRDY has failed and is in a permanent low state. ADC1 sums four data bytes. and ADC2 sums three data bytes. To verify the correct checksum, sum the data bytes plus 9Bh and compare the value read from the ADC. If the checksum values do not match, a data transmission error occurred. In the event of a data transmission error, read the data again for verification. The checksum provides basic levels of error detection caused by single-bit errors, and limited combinations of multiple-bit errors.

Example computation of ADC1 four-data-byte checksum calculation:

- Data byte 1: 12h
- Data byte 2: 34h
- Data byte 3: 56h
- Data byte 4: 78h
- Constant: 9Bh
- Checksum value = AFh

### **9.4.7.3.4 CRC Mode (CRC[1:0] = 10h)**

In CRC mode, the checksum byte is the 8-bit remainder of the bitwise exclusive-OR (XOR) of the data bytes by a CRC polynomial. For ADC1, use four conversion data bytes in the calculation; for ADC2, use three conversion data bytes. The CRC is based on the CRC-8-ATM (HEC) polynomial:  $X^8 + X^2 + X + 1$ .

The nine binary coefficients of the polynomial are: 100000111. Calculate the CRC by dividing (XOR operation) the data bytes (excluding the CRC) with the polynomial and compare the calculated CRC values to the ADC CRC value. If the values do not match, a data transmission error has occurred. In the event of a data transmission error, read the data again. The CRC provides a higher level of detection of multiple-bit errors.

The following list shows a general procedure to compute the CRC value:

- 1. Left shift the initial ADC1 32-bit data value by 8 bits, with zeros padded to the right, creating a new 40-bit data value (the starting data value). For ADC2, left shift the 24-bit value to create a new 32-bit starting data value.
- 2. Align the MSB of the CRC polynomial (100000111) to the left-most, logic-one value of the data.
- 3. Perform an XOR operation on the data value with the aligned CRC polynomial. The XOR operation creates a new, shorter-length value. The bits of the data values that are not in alignment with the CRC polynomial drop down and append to the right of the new XOR result.



<span id="page-73-0"></span>4. When the XOR result is less than 100h, the procedure ends, yielding the 8-bit CRC value. Otherwise, continue with the XOR operation shown in step 2, using the current data value. The number of loop iterations depends on the value of the initial data.

# **9.4.8 ADC Clock Modes**

The ADC conversion process requires a clock for operation. These devices have three clock operating modes:

- 1. Internal oscillator
- 2. External clock
- 3. External crystal

The nominal clock frequency is 7.3728 MHz. The output data rate and the corresponding 50-Hz and 60-Hz filter response nulls scale with clock frequency. Good line-cycle rejection requires an accurate clock frequency that is best provided by a crystal oscillator.

As depicted in 图 9-49, the ADC contains an integrated clock generator and automatic detection circuit. If no external clock is detected, the ADC automatically selects the internal oscillator. If an external clock is detected, the ADC automatically selects the external clock. The clock mode can be verified by reading the EXTCLK bit, bit 5 of the status byte  $(0 =$  internal clock).



图 **9-49. ADC Clock Block Diagram**

图 9-50 illustrates the configuration for the three clock modes.



see text





## *9.4.8.1 Internal Oscillator*

The ADC contains an integrated 7.3728-MHz internal oscillator. After ADC power-on, the internal oscillator immediately starts. To select the internal oscillator, ground the XTAL1/CLKIN pin and float the XTAL2 pin; see  $\boxtimes$ [9-50](#page-73-0) (internal oscillator mode).

### *9.4.8.2 External Clock*

Drive the ADC with an external clock by applying the clock input to the XTAL1/CLKIN pin and floating the XTAL2 pin; see 图 [9-50](#page-73-0) (external clock mode). The ADC automatically detects the external clock. Be sure the external clock is free of overshoot and glitches. A source-terminating resistor placed at the external clock buffer often helps to reduce overshoot.

#### *9.4.8.3 Crystal Oscillator*

The ADC contains an integrated oscillator circuit for use with an external crystal. Connect the crystal and load capacitors to the XTAL1/CLKIN and XTAL2 pins; see  $\boxtimes$  [9-50](#page-73-0) (crystal oscillator mode). Place the crystal and crystal load capacitors close to the ADC pins using short direct traces. Connect the load capacitors to digital ground. Do not connect any other external circuit to the crystal oscillator.  $\bar{\mathcal{R}}$  9-21 shows approved crystals for use with the ADS1262 and ADS1263. The crystal oscillator start-up time is characterized at 10 ms (typical), and can be longer depending on the crystal characteristics.







# <span id="page-75-0"></span>**9.4.9 Calibration**

The ADC incorporates offset and gain calibration commands, as well as user-offset and full-scale calibration registers to calibrate the ADC. The ADC1 calibration registers are 24-bits wide and the ADC2 calibration registers are 16-bits wide. Use calibration to correct internal ADC errors or overall system errors. Calibrate by sending calibration commands to the ADC, or by direct user calibration. In user calibration, the user calculates and writes the correction values to the calibration registers. The ADC performs self or system-offset calibration, or for full-scale calibration, system calibration. Perform offset calibration before full-scale calibration. After poweron, but before calibrating, wait for the power supplies and reference voltage to fully settle.

## *9.4.9.1 Offset and Full-Scale Calibration*

Use the offset and full-scale (gain) registers to correct ADC error. As shown in  $\boxtimes$  9-51, the value of the offset calibration register is subtracted from the filter output and then multiplied by the full-scale register value divided by 400000h. The data are then clipped to a 32-bit value to provide the final output.



图 **9-51. ADC1 Calibration Block Diagram**

方程式 22 shows the internal calibration. ADC2 calibration registers are 16 bit. For ADC2, the ADC2FSC[1:0} registers are for full-scale calibration and the ADC2OFC[1:0] registers are for offset calibration.

ADC1 Final Output Data = (Filter Output - OFCAL[2:0]) · FSCAL[2:0]/400000h (22)



#### **9.4.9.1.1 Offset Calibration Registers**

The ADC1 offset calibration word is 24 bits, consisting of three 8-bit registers, as shown in  $\bar{\mathcal{R}}$  9-22. The offset value is twos complement format with a maximum positive value equal to 7FFFFFh (for negative offset), and a maximum negative value equal to 800000h (for positive offset). The 24-bit register is internally left-shifted to align with the 32-bit data before subtraction occurs. A register value equal to 000000h has no offset correction. Although the offset calibration register allows a wide range of offset values, the input signal cannot exceed ±106% of the precalibrated range in order to prevent ADC overrange. If chop mode is enabled, the offset calibration register is disabled.  $\bar{\mathcal{R}}$  9-23 shows example settings of the offset register.









(1) Ideal output code with shorted input, excluding ADC noise and offset voltage error.

The ADC2 offset calibration word is 16 bits, consisting of two 8-bit registers, as shown in  $\frac{1}{\mathcal{R}}$  9-24. The 16-bit calibration value is internally aligned with the 24-bit ADC2 conversion result. The offset calibration value is subtracted from the conversion data.



### 表 **9-24. ADC2 Offset Calibration Registers**



#### **9.4.9.1.2 Full-Scale Calibration Registers**

The ADC1 full-scale calibration word is 24 bits consisting of three 8-bit registers, as shown in  $\frac{1}{100}$  9-25. The fullscale calibration value is straight binary, normalized to a unity-gain correction factor at a register value equal to 400000h. 表 9-26 shows register values for selected gain factors. Correct ADC gain for gain errors greater than one (resulting in full-scale register values less than 400000h, or less than 4000h for ADC2). However, to prevent ADC overrange, the input signal must not exceed ±106% of the precalibrated input range. Do not exceed the PGA input range limits during full-scale calibration.



### 表 **9-25. ADC1 Full-Scale Calibration Registers**

#### 表 **9-26. ADC1 Full-Scale Calibration Register Values**



The ADC2 full-scale calibration word is 16 bits consisting of two 8-bit registers, as shown in  $\overline{\mathcal{R}}$  9-27. The fullscale calibration value is straight binary, normalized to a unity correction factor at a register value equal to 4000h. A full-scale register value greater than 4000h increases the ADC2 gain factor.



#### 表 **9-27. ADC2 Full-Scale Calibration Registers**



# *9.4.9.2 ADC1 Offset Self-Calibration (SFOCAL1)*

The offset self-calibration command corrects internal ADC1 offset error. Program the ADC1 input multiplexer register (INPMUX) to FFh to force open all input connections before sending the command. When the SFOCAL1 self-calibration command is sent, the ADC shorts together the internal PGA inputs, then averages 16 readings to reduce the conversion noise for an accurate calibration. When calibration is complete, the calibration result is written to the 24-bit offset calibration register (OFCAL[2:0]). After calibration, set the input multiplexer to the desired measurement channel. The offset calibration register is disabled in chop mode.

# *9.4.9.3 ADC1 Offset System Calibration (SYOCAL1)*

The offset system-calibration command corrects ADC1 system offset error. For this type of calibration, externally short the system inputs before the command. When the SYSOCAL1 command is sent, the ADC averages 16 readings to reduce conversion noise for an accurate calibration. When calibration is complete, the offset calibration result is written to the 24-bit offset calibration register (OFCAL[2:0]). The offset calibration register is disabled in chop mode.

## *9.4.9.4 ADC2 Offset Self-Calibration ADC2 (SFOCAL2)*

The offset self-calibration command corrects internal ADC2 offset error. Program the ADC2 input multiplexer register (ADC2MUX) to FFh to force open all input connections before sending the command. When the SFOCAL2 self-calibration command is sent, the ADC shorts together the internal PGA inputs of ADC2, then averages 16 readings to reduce conversion noise for an accurate calibration. When calibration is complete, the offset calibration result is written to the 16-bit ADC2 offset calibration register ADC2OFC[1:0]. After calibration, set the input multiplexer to the desired channel.

## *9.4.9.5 ADC2 Offset System Calibration ADC2 (SYOCAL2)*

The offset system-calibration command corrects ADC2 system offset error. For this offset calibration, externally short the ADC2 inputs before sending the command. When the SYOCAL2 command is sent, the ADC averages 16 readings to reduce conversion noise for an accurate calibration. When calibration is complete, the calibration result is written to the 16-bit ADC2 offset calibration register (ADC2OFC[1:0)].

### *9.4.9.6 ADC1 Full-Scale System Calibration (SYGCAL1)*

The full-scale calibration command corrects ADC1 system gain error. To calibrate, apply a positive full-scale dc signal to the ADC, wait until the signal is fully settled, and then send the command. When the SYGCAL1 command is sent, the ADC averages 16 readings to reduce conversion noise for an accurate calibration. When calibration completes, the ADC computes a full-scale calibration where the applied voltage calibrates to a positive full-scale code value. The computed result is written to the 24-bit offset calibration register (FSCAL[2:0]). The precalibrated ADC overrange limitation is 106% FSR.

# *9.4.9.7 ADC2 Full-Scale System Calibration ADC2 (SYGCAL2)*

The full-scale system calibration command corrects ADC2 system gain error. To calibrate, apply a positive fullscale dc signal to ADC2, wait until the signal is fully settled, and then send the command. When the SYGCAL2 command is sent, the ADC averages 16 readings to reduce conversion noise for an accurate calibration. When calibration is complete, the full-scale calibration is computed so that applied voltage calibrates to positive full scale. The computed result is written to the ADC2 16-bit, full-scale calibration register (ADC2FSC[1:0]). The precalibrated ADC overrange limitation is 106% FSR.



## *9.4.9.8 Calibration Command Procedure*

The following steps show the ADC calibration procedure using commands. Make sure that the reference voltage is stable before calibrating the ADC. Perform offset calibration before full-scale calibration.

- 1. Enable continuous-conversion mode (ADC1 only).
- 2. Select the desired gain and reference voltage of the ADC.
- 3. Choose calibration type:
	- a. For offset self-calibration, program the ADC1 or ADC2 input multiplexer register to FFh to open all inputs before sending the calibration command.
	- b. For *system* calibration, select the input channel and short the external inputs (offset calibration); or apply positive full-scale input (full-scale calibration). If performing full-scale calibration, the analog inputs cannot exceed 106% FSR. Do not exceed the specified absolute or differential PGA input range when calibrating.
- 4. Start conversions:
	- a. If calibrating ADC1, take the START pin high (or send the ADC1 start command).
	- b. If calibrating ADC2, send the ADC2 start command.
- 5. Send the desired calibration command. When the calibration command is received, calibration is started, and for ADC1, DRDY is driven high. Keep CS and SCLK low during the calibration time. The calibration time depends on the data rate and digital filter mode, as shown in  $\frac{1}{6}$  9-28 for ADC1 and  $\frac{1}{6}$  9-29 for ADC2.

For ADC1, DRDY is driven low when calibration is complete. The new offset or full-scale calibration values are written to the calibration registers. New conversion data are now ready using the new calibration coefficients. For ADC2, the end of calibration is not indicated by  $\overline{DRDY}$ . Instead, wait for the time shown in  $\bar{\mathcal{R}}$  9-29 before reading ADC2 data.



#### 表 **9-28. ADC1 Calibration Time (ms)**

(1)  $f_{CLK} = 7.3728 \text{ MHz}$ . CHOP disabled.



表 **9-29. ADC2 Calibration Time**

(1)  $f_{CLK} = 7.3728 \text{ MHz}.$ 



## *9.4.9.9 User Calibration Procedure*

The user calibration procedure is similar to the calibration command procedure, except the user computes the calibration coefficients and writes the corresponding values to the calibration registers. Before starting user calibration, preset the ADC1 offset and full-scale registers to 000000h and 400000h, respectively.

For ADC2, preset the offset and full-scale registers to 0000h and 4000h, respectively.

For offset calibration, short the ADC inputs or system inputs and average the conversions (averaging reduces noise for a more accurate calibration). Write the average value to the offset calibration registers. The ADC subtracts the value from the conversion result.

For full-scale calibration, apply a dc calibration voltage that is less than positive full scale to avoid clipped codes  $(V_{IN}$  < +FSR), and average the conversions to reduce noise for a more accurate calibration. Full-scale calibration is computed as shown in 方程式 23:

Full-Scale Calibration = (Expected Code Value / Actual Code Value) × NF (23)

where

• NF = Normalization Factor = 400000h for ADC1, or 4000h for ADC2

If the actual code is higher than the expected value, the calculated calibration value is less than 400000h (4000h) and the ADC gain is subsequently reduced. Write the calibration value to the full-scale register.



# **9.4.10 Reset**

The ADC is reset in one of three ways:

- 1) Power-on reset
- 2) RESET/PWDN pin
- 3) RESET command

When the ADC is reset, the device registers reset to default values and the analog-to-digital conversion cycles restart. After reset, the RESET bit of the status byte (bit 0) and of the power register (bit 4) are set to 1 to indicate reset has occurred. Set the RESET register bit to 0 to clear the reset flag. If the RESET bit is then set after clearing the bit, a new reset has occurred.

### *9.4.10.1 Power-On Reset (POR)*

After the power supplies are turned on, the ADC remains in reset until  $V_{\text{DVDD}}$ , the internal LDO output (BYPASS pin voltage), and the combined (V<sub>AVDD</sub> - V<sub>AVSS</sub>) power supply voltage have exceeded their respective POR voltage thresholds.  $\boxtimes$  9-52 shows the POR sequence. When the power supplies have crossed the voltage thresholds, the ADC is operational 65536  $f_{CLK}$  cycles later (9 ms, typical). Note the 1-µF capacitor connected to the BYPASS pin requires charging at power-on, and as a result, can delay when the ADC is operational. Wait at least 9 ms after the power supplies have fully stabilized before beginning ADC communication.









(1)  $t_{CLK} = 1 / f_{CLK}$ .





## *9.4.10.2 RESET/PWDN Pin*

Reset the ADC by taking the  $\overline{\text{REST}/\text{FWDN}}$  pin low for a minimum four  $f_{\text{CLK}}$  cycles, and then returning the pin high, as shown in  $\overline{8}$  9-53. Holding the RESET/PWDN pin low for longer than 65536 f<sub>CLK</sub> cycles (9 ms) engages power-down mode. As depicted in the diagram, after the RESET/PWDN pin is taken high, the delay time shown in  $\bar{\textbf{x}}$  9-31 is required before sending the first serial interface command.



图 **9-53. RESET/PWDN Pin Timing**

## 表 **9-31. RESET/PWDN Pin Timing Requirements**



(1)  $t_{CLK} = 1 / f_{CLK}$ .



# <span id="page-83-0"></span>*9.4.10.3 Reset by Command*

Reset the ADC by using the reset command (opcode = 06h or 07h). Toggle CS high first to make sure the serial interface resets before sending the command. For applications that tie CS low, see the *[Serial Interface Autoreset](#page-66-0)*  section for information on how to reset the serial interface. After sending the reset command, provide an  $8-f_{ClK}$ cycle delay before sending the next command, as shown in  $\boxed{8}$  9-54 and 表 9-32.



图 **9-54. RESET Command Timing**





(1)  $t_{CLK} = 1 / f_{CLK}$ .

### **9.4.11 Power-Down Mode**

Power down the ADC by holding the RESET/PWDN pin low. To reset the ADC without engaging power-down mode, pulse the pin low for less than 65536 clock cycles. In power-down mode, the ADC (including the internal reference) is shutdown. The internal low-dropout regulator (LDO) output to the BYPASS pin remains on, typically drawing 25-µA idle current from the DVDD power supply. To exit power-down mode, take the RESET/PWDN pin high.

While in power-down mode, the ADC digital outputs remain driven and the analog inputs and reference inputs are high impedance. Maintain the digital inputs at  $V_{H}$  or  $V_{II}$  levels (do not float the digital inputs). When powerdown mode is exited, the ADC resets, resulting in the registers resetting to default values. Wait the required 65536  $f_{CLK}$  cycles (9 ms) before first communication to the ADC. Make sure to allow time for the internal reference to settle before starting the first conversion.



## **9.4.12 Chop Mode**

The device uses a chopper-stabilized PGA and modulator in order to provide very low input voltage offset drift  $(V<sub>OS</sub>/dT)$ . However, because of nonidealities arising from chopper stabilization, a small amount of offset voltage drift sometimes remains. ADC1 incorporates a global chop option to reduce the offset voltage and offset voltage drift to very low levels. When Chop is enabled, the ADC performs two internal conversions to cancel the input offset voltage. The first conversion is taken with normal input polarity. The ADC reverses the internal input polarity for the second conversion. The difference of the two conversions is computed to yield the final corrected result with the offset voltage removed. See  $\overline{8}$  9-55. The ADC internal offset voltage is modeled as V<sub>OFS</sub>.



图 **9-55. ADC1 Chop Block Diagram**

The following is the internal Chop mode sequence.

Internal Conversion 1:  $V_{AINP}$  -  $V_{AINN}$  -  $V_{OFS}$  => First conversion withheld

Internal Conversion 2:  $V_{AlNN}$  -  $V_{AlNP}$  -  $V_{OFS}$  => Output result 1 = (Conversion 1 - Conversion 2) /2 =  $V_{AlNP}$  -  $V_{AlNN}$ Internal Conversion 3:  $V_{AINP}$  -  $V_{AINN}$  -  $V_{OFS}$  => Output result 2 = (Conversion 3 - Conversion 2) /2 =  $V_{AINP}$  -  $V_{AINN}$ Internal Conversion 4:  $V_{AlNN}$  -  $V_{AlNP}$  -  $V_{OFS}$  => Output result 3 = (Conversion 3 - Conversion 4) /2 =  $V_{AlNP}$  -  $V_{AlNN}$ The internal chop sequence repeats for all successive conversions.

As a result of the delay required by the digital filter to settle after reversing the inputs, the chop-mode data rate is less than the nominal data rate, depending on the digital filter order and programmed settling delay. Nevertheless, if the data rate currently in use has 50-Hz and 60-Hz frequency response nulls, the null frequencies remain unchanged. Chop mode also reduces the ADC noise by a factor of 1.4 because of the averaging of two conversions. In some cases, it is necessary to increase the time delay parameter, DELAY[3:0], to allow for settling of external components.



# **9.5 Programming**

Commands are used to access the configuration and data registers and also to control the ADC. Many of the ADC commands are stand-alone (that is, single-byte). The register write and register read commands, however, are multibyte, consisting of two opcode bytes plus the register data byte or bytes. The commands are listed in 表 9-33.

Commands can be sent at any time, either during a conversion or while conversions are stopped. However, if register read/write commands are in progress when conversion data are ready, the ADC blocks loading of conversion data to the output shift register. The CS input pin can be taken high between commands; or held low between consecutive commands. CS must stay low for the entirety of the command sequence. Complete the command, or terminate before command completion by taking  $\overline{CS}$  high. Only send the commands that are listed in 表 9-33.



## 表 **9-33. ADC Commands**

 $(1)$   $x =$  don't care.

(2) r rrrr = register address.

(3) n nnnn = number of registers to read or write minus 1.

# **9.5.1 NOP Command**

The NOP command sends a no operation command to the device. The NOP command opcode is 00h. Hold the DIN pin low for the NOP command.

### **9.5.2 RESET Command**

The RESET command resets the ADC operation and resets the device registers to default. See the *[Reset by](#page-83-0) [Command](#page-83-0)* section.

# **9.5.3 START1, STOP1, START2, STOP2 Commands**

These commands start and stop the conversions of ADC1 and ADC2. See the *[Conversion Control](#page-61-0)* section.



## **9.5.4 RDATA1, RDATA2 Commands**

These commands are used to read ADC1 or ADC2 conversion data from the respective data holding buffers. See the *[Read Conversion Data](#page-68-0)* section for more details.

### **9.5.5 SYOCAL1, SYGCAL1, SFOCAL1, SYOCAL2, SYGCAL2, SFOCAL2 Commands**

These commands are used to calibrate ADC1 or ADC2. See the *[Calibration](#page-75-0)* section.

#### **9.5.6 RREG Command**

Use the RREG command to read the device register data. Read the register data one register at a time, or read as a block of register data. The starting register address is any register in the map. The RREG opcode consists of two bytes. The first byte specifies the starting register address: 001r rrrr: where *r rrrr* is the starting register address. The second opcode byte is the number of registers to read (minus 1): 000n nnnn: where *n nnnn* is the number of registers to read minus 1.

After the read command is sent, the ADC responds with one or more register data bytes, most significant bit first. If the byte count exceeds the last register address, the ADC begins to output zero data (the address pointer does not wrap). During the register read operation, if ADC1 data are ready, the conversion data are not loaded to the output shift register to avoid data contention. However, the conversion data can be retrieved later by the RDATA1 command. After the register read command has been started, further commands are disabled until one of the following conditions:

- 1) The read operation is completed.
- 2) The read operation is terminated by taking  $\overline{CS}$  high.
- 3) The read operation is terminated by a serial interface autoreset.
- 4) The ADC is reset by toggling the RESET/PWDN pin.

图 9-56 depicts a two-register read operation example. As shown, the opcodes required to read data from two registers starting at register MODE2 (address = 05h) are: OPCODE 1 = 25h and OPCODE 2 = 01h. Keep the DIN input low after the two opcode bytes are sent.



A. CS can be set high or kept low between commands. If kept low, the command must be completed.

图 **9-56. Read Register Sequence**



## **9.5.7 WREG Command**

Use the WREG command to write the device register data. The register data are written one register at a time or as a block of register data. The starting register address is any register in the map.

The WREG opcode consists of two bytes. The first byte specifies the starting register address: 010r rrrr, where *r rrrr* is the starting register address The second opcode byte is the number of registers to write (minus one): 000n nnnn, where *n nnnn* is the number of registers to write minus one. The following byte (or bytes) is the register data, most significant bit first. If the byte count exceeds the last register address, the ADC ignores the data (the address pointer does not wrap). Writing new data to certain registers results in a reset of ADC1 or ADC2 conversions, as specified in the *ADC restart* column in the *[Register Maps](#page-88-0)*. The previous conversion data are cleared at restart; therefore, read the data before the register write operation. After the register write command has been started, further commands are disabled until one of these conditions occur:

- 1) The write operation is completed.
- 2) The write operation is terminated by taking  $\overline{CS}$  high.
- 3) The write operation is terminated by a serial interface auto-reset
- 4) The ADC is reset by toggling the RESET/PWDN pin.

 $\overline{\otimes}$  9-57 depicts a two-register write operation example. As shown, the required opcodes to write data to two registers starting at register MODE2 (address = 05h) are: OPCODE 1 = 45h and OPCODE 2 = 01h.



A. Between commands, either set CS high or keep CS low. If CS is kept low, the command must be completed.

### 图 **9-57. Write Register Sequence**

The MODE2 and INPMUX registers are modified. Typically, register changes take effect immediately after the data are written. However, if the registers are part of a group, then the data are written only after all data for the grouped registers in the write block have been sent. In this example, data for MODE2 and INPMUX are written only after the data for INPMUX are sent. See the *[Register Maps](#page-88-0)* section for those registers that are grouped when writing register data.

<span id="page-88-0"></span>

# **9.6 Register Maps**

The ADS1262 register map consists of 21, 8-bit registers. The ADS1263 has six additional registers totaling 27 registers. Registers with addresses 15h through 1Ah apply exclusively to the ADC2. Collectively, these registers are used to configure and control the ADC to the desired mode of operation. Access the registers through the serial interface by using the RREG and WREG register-read and -write commands. At power-on or reset, the registers default to their initial settings, as shown in the *Default* column of 表 9-34.

Writing new data to certain registers results in restart of conversions that are in progress. The registers that result in conversion restart (either ADC1 or ADC2) are shown in the *ADC Restart* column in 表 9-34. The device drives the DRDY output high when ADC1 restarts. Additionally, data can be written as a block to multiple registers using a single command. If data are written as a block, the data of certain registers take effect immediately as the data are shifted in, while the data of other registers are buffered and take effect when the command is fully completed. The registers that update as a group are identified in the *Group Update* column in 表 9-34. The group update registers that pertain to ADC1 operation are labeled *Group1*. The group update registers that pertain to ADC2 operation are labeled *Group2*. Update registers as a group to minimize the ADC recovery time after a configuration change. If the write command is terminated before completion, the data of group registers are not saved.



表 **9-34. Register Map**



## **9.6.1 Device Identification Register (address = 00h) [reset = x]**

图 **9-58. Device Identification Register (ID)**

|                                         | <b>DEV ID[2:0]</b> |  | <b>REV ID[4:0]</b> |  |  |  |  |  |  |  |
|-----------------------------------------|--------------------|--|--------------------|--|--|--|--|--|--|--|
| NOTE: Reset values are device dependent |                    |  |                    |  |  |  |  |  |  |  |

### 表 **9-35. Device Identification Register (ID) Field Descriptions**



## **9.6.2 Power Register (address = 01h) [reset = 11h]**

## 图 **9-59. Power Register (POWER)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### 表 **9-36. Power Register (POWER) Field Descriptions**





# **9.6.3 Interface Register (address = 02h) [reset = 05h]**





LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### 表 **9-37. Interface Register (INTERFACE) Field Descriptions**





# **9.6.4 Mode0 Register (address = 03h) [reset = 00h]**

# 图 **9-61. Mode0 Register (MODE0)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset



### 表 **9-38. Mode0 Register (MODE0) Field Descriptions**



# **9.6.5 Mode1 Register (address = 04h) [reset = 80h]**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset



### 表 **9-39. Mode1 Register (MODE1) Field Descriptions**



# **9.6.6 Mode2 Register (address = 05h) [reset = 04h]**

# 图 **9-63. Mode2 Register (MODE2)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset



#### 表 **9-40. Mode2 Register (MODE2) Field Descriptions**



## **9.6.7 Input Multiplexer Register (address = 06h) [reset = 01h]**

# 图 **9-64. Input Multiplexer Register (INPMUX)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset



### 表 **9-41. Input Multiplexer Register (INPMUX) Field Descriptions**

# **9.6.8 Offset Calibration Registers (address = 07h, 08h, 09h) [reset = 00h, 00h, 00h]**





LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# 表 **9-42. Offset Calibration Registers (OFCAL0, OFCAL1, OFCAL2) Field Descriptions**



## **9.6.9 Full-Scale Calibration Registers (address = 0Ah, 0Bh, 0Ch) [reset = 40h, 00h, 00h]**

# 图 **9-66. Full-Scale Calibration Registers (FSCAL0, FSCAL1, FSCAL2) 24-bit, 3 Rows**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### 表 **9-43. Full-Scale Calibration Registers (FSCAL0, FSCAL1, FSCAL2) Field Descriptions**





# **9.6.10 IDACMUX Register (address = 0Dh) [reset = BBh]**

# 图 **9-67. IDAC Multiplexer Register (IDACMUX)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## 表 **9-44. IDAC Multiplexer Register (IDACMUX) Field Descriptions**





# **9.6.11 IDACMAG Register (address = 0Eh) [reset = 00h]**

# 图 **9-68. IDAC Magnitude Register (IDACMAG)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset



### 表 **9-45. IDAC Magnitude (IDACMAG) Field Descriptions**



# **9.6.12 REFMUX Register (address = 0Fh) [reset = 00h]**

图 **9-69. Reference Multiplexer Register (REFMUX)**

| <b>RESERVED</b> |  | RMUXP[2:0] |  |  | <b>RMUXN[2:0]</b> |  |  |  |
|-----------------|--|------------|--|--|-------------------|--|--|--|
| $R/W-0h$        |  | R/W-0h     |  |  | $R/W-0h$          |  |  |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## 表 **9-46. Reference Multiplexer Register (REFMUX) Field Descriptions**





# **9.6.13 TDACP Control Register (address = 10h) [reset = 00h]**

# 图 **9-70. TDACP Control Register (TDACP)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### 表 **9-47. TDACP Output Register (TDACP) Field Descriptions**





# **9.6.14 TDACN Control Register (address = 11h) [reset = 00h]**

# 图 **9-71. TDACN Control Register (TDACN)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### 表 **9-48. TDAC Negative Output Register (TDACN) Field Descriptions**





# **9.6.15 GPIO Connection Register (address = 12h) [reset = 00h]**

# 图 **9-72. GPIO Connection Register (GPIOCON)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## 表 **9-49. GPIO Connection Register (GPIOCON) Field Descriptions**





# **9.6.16 GPIO Direction Register (address = 13h) [reset = 00h]**

# 图 **9-73. GPIO Direction Register (GPIODIR)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## 表 **9-50. GPIO Direction Register (GPIODIR) Field Descriptions**





# **9.6.17 GPIO Data Register (address = 14h) [reset = 00h]**

# 图 **9-74. GPIO Data Register (GPIODAT)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## 表 **9-51. GPIO Data Register (GPIODAT) Field Descriptions**





# **9.6.18 ADC2 Configuration Register (address = 15h) [reset = 00h]**

# 图 **9-75. ADC2 Configuration Register (ADC2CFG)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## 表 **9-52. ADC2 Configuration Register (ADC2CFG) Field Descriptions**





# **9.6.19 ADC2 Input Multiplexer Register (address = 16h) [reset = 01h]**

# 图 **9-76. ADC2 Input Multiplexer Register (ADC2MUX)**



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# **Bit Field Type Reset Description** 7:4 MUXP2[3:0] R/W 0h **ADC2 Positive Input Multiplexer** Selects the ADC2 positive input 0000: AIN0 (default) 0001: AIN1 0010: AIN2 0011: AIN3 0100: AIN4 0101: AIN5 0110: AIN6 0111: AIN7 1000: AIN8 1001: AIN9 1010: AINCOM 1011: Temperature sensor monitor positive 1100: Analog power supply monitor positive 1101: Digital power supply monitor positive 1110: TDAC test signal positive 1111: Open connection 3:0 MUXN2[3:0] R/W 1h **ADC2 Negative Input Multiplexer** Selects the ADC2 negative input 0000: AIN0 0001: AIN1 (default) 0010: AIN2 0011: AIN3 0100: AIN4 0101: AIN5 0110: AIN6 0111: AIN7 1000: AIN8 1001: AIN9 1010: AINCOM 1011: Temperature sensor monitor negative 1100: Analog power supply monitor negative 1101: Digital power supply monitor negative 1110: TDAC test signal negative 1111: Open Connection

#### 表 **9-53. ADC2 Input Multiplexer Register (ADC2MUX) Field Descriptions**

## **9.6.20 ADC2 Offset Calibration Registers (address = 17h, 18h) [reset = 00h, 00h]**



# 图 **9-77. ADC2 Offset Calibration Registers (ADC2OFC0, ADC2OFC1) 16-bit, 2 Rows**

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 **9-54. ADC2 Offset Calibration Registers (ADC2OFC0, ADC2OFC1) Field Descriptions**



### **9.6.21 ADC2 Full-Scale Calibration Registers (address = 19h, 1Ah) [reset = 00h, 40h]**



# 图 **9-78. ADC2 Full-Scale Calibration Registers (ADC2FSC0, ADC2FSC1) 16-bit, 2 Rows**

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### 表 **9-55. ADC2 Full-Scale Calibration Registers (ADC2FSC0, ADC2FSC1) Field Descriptions**



# **10 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI' s customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=ZHCSDN4C&partnum=ADS1262)* 107



# **10.1 Application Information**

# **10.1.1 Isolated (or Floated) Inputs**

Isolated sensors (sensors that are not referenced to the ADC ground) must have a common-mode voltage established within the specified ADC input range. Level shift the common-mode voltage by external resistor biasing, by connecting the negative lead to ground (bipolar analog supply), or by connecting to a dc voltage (unipolar analog supply). Use the level-shift voltage option on the AINCOM pin for this purpose. The 2.5-V reference output voltage is also used to provide level shifting to other floating sensor inputs.

## **10.1.2 Single-Ended Measurements**

Single-ended measurements typically have one input connected to a fixed potential (ground or dc voltage) and the other input is the signal. Usually, the fixed connection is the negative input. The positive input is the signal and is driven above and below the negative input, as depicted in  $\boxtimes$  10-1. This is an example of a bipolar signal because the positive input can swing above and below the negative input. Unipolar signals are those where the positive signal is equal to or greater than the negative signal. The single-ended signal plus the level-shift voltage must be within the ADC specified operating range. In single supply configurations (5 V), the level-shift voltage is usually 2.5 V. This type of input configuration is shown in  $\boxtimes$  10-2. For bipolar power supplies (±2.5 V), the negative voltage can be grounded. This type of input is shown in  $\boxed{8}$  10-3.



# 图 **10-1. Single-Ended Input Voltage Diagram**



# 图 **10-2. Single-Ended Input with Level-Shift Voltage**



图 **10-3. Single-Ended Input with Ground**


#### **10.1.3 Differential Measurements**

A differential signal is one where both inputs are driven in symmetric and opposite polarities centered at a common-mode voltage. Optimally, the common-mode voltage is the midpoint of the ADC input range. The common-mode voltage plus the signal must always be within the ADC specified operating range to avoid signal clipping. As shown in  $\boxtimes$  10-4, the magnitude of each signal is maximum  $\frac{1}{2}$  of the ADC full-scale range. The maximum differential signal ( $V_{AINP}$  -  $V_{AINN}$ ) is equal to or less than the ADC FSR. For single 5-V operation, the common-mode voltage is typically equal to mid-supply (2.5 V) in order to use the full ADC input range. This type of input with single 5-V supply operation is shown in  $\boxtimes$  10-5. For bipolar supplies (±2.5 V), the common-mode voltage of  $V_{AINP}$  and  $V_{AINN}$  are typically equal to ground potential. This type of input of configuration is shown in 图 10-6. Certain types of differential signals, such as from a bridge circuits, are referenced to ADC ground; therefore, the common-mode voltage is defined.



### 图 **10-4. Differential Input Voltage Diagram**



#### 图 **10-5. Differential Input With Common-Mode Level-Shift**







### **10.1.4 Input Range**

For proper operation of ADC1, the PGA absolute input voltages,  $V_{\text{INP}}$  and  $V_{\text{INN}}$ , must always remain within the valid PGA input range, as shown in [方程式](#page-37-0) 12.

The following example uses [方程式](#page-37-0) 12 to determine the input-range requirement. For this example, use a thermocouple (60 mV, maximum differential output) with the negative lead connected to the internal level-shift voltage (2.5 V). Use a PGA gain of 32 and operate the ADC with a single 5-V power supply. To verify the PGA input-range requirement, the conditions are:

- $V_{INN}$  = Negative absolute input voltage = 2.5 V
- $V_{\text{INP}}$  = Positive absolute input voltage = 2.56 V
- $V_{1N}$  = Differential input voltage = 0.06 V
- $V_{AVDD} = 4.75 V$  (worst-case minimum)
- $V_{AVSS} = 0 V$
- $\cdot$  Gain = 32

Filling in [方程式](#page-37-0) 12 with the values shown gives:

 $V_{AVSS}$  + 0.3 +  $|V_{IN}|$  · (Gain - 1) / 2 <  $V_{INP}$  and  $V_{INN}$  <  $V_{AVDD}$  - 0.3 -  $|V_{IN}|$  · (Gain - 1) / 2

 $= 0 + 0.3 + 0.06 \cdot (32 - 1)/2 < 2.5$  and  $2.56 < 4.75 - 0.3 - 0.06 \cdot (32 - 1)/2$ 

= 1.23 V < 2.5 V and 2.56 V < 3.52 V

The inequality is satisfied, therefore the V<sub>INN</sub> and V<sub>INP</sub> absolute input voltages are within the required PGA input range. Alternatively, measure the PGA output voltages (pins CAPP and CAPN) with a voltmeter to verify that each PGA output voltage is <  $V_{AVDD}$  - 0.3 V and >  $V_{AVSS}$  - 0.3 V under the expected minimum and maximum input conditions, respectively.

The input range requirement of ADC2 is verified in the same way as ADC1. See [方程式](#page-56-0) 15 for the ADC2 input range requirements.

#### **10.1.5 Input Filtering**

Analog input filtering serves two purposes: first, to limit the effect of aliasing during the sampling process; and second, to reduce external noise that affects the measurement.

### *10.1.5.1 Aliasing*

As with all ADCs, out-of-band input signals can fold back *or alias* if not band-limited. Aliasing describes the effect of input frequencies greater than  $\frac{1}{2}$  the sample rate folding back to the bandwidth of interest. An antialias filter placed at the ADC inputs reduces the magnitude of the aliased frequencies. The ADS1262 and ADS1263 incorporate analog and digital antialiasing filters to attenuate the aliased frequencies. There are two ranges of aliased frequencies: frequencies greater than ½ of the down-sampled output data rate (Nyquist frequency) and frequencies occurring at multiples of the modulator sample rate.

Aliasing can occur at frequencies greater than ½ the ADC output data rate. For example, at data rate of 50 SPS, aliasing occurs at frequencies greater than 25 Hz. The ADC digital filter rejects the aliased frequencies as input frequency increases. The amount of aliased frequency rejection is given by the filter type and order.  $\mathbb{R}$  [10-7](#page-110-0) illustrates the frequency response of the sinc filter. Note the sinc4 filter provides the best rejection of aliased frequencies.

<span id="page-110-0"></span>



图 **10-7. Frequency Response (50 SPS)**

The second band of aliased frequencies occur at the ADC modulator sample rate multiples ( $f_{MOD} = f_{CLK}$  / 8 = 921.6 kHz, multiples = 1843.2 kHz and so on).  $\boxtimes$  10-8 shows the 38400 SPS frequency response plotted to 1.2 MHz. The response near dc is the signal bandwidth of interest. Observe how the digital filter response repeats on the sides of the modulator sample rate (921.6 kHz).  $\boxtimes$  10-9 shows the repeated response at the modulator frequency multiples = N  $\cdot$  f<sub>MOD</sub>  $\pm$  f<sub>DR</sub>, where N = multiples of f<sub>MOD</sub> starting at 1, and f<sub>DR</sub> = data rate frequency. The digital filter attenuates signal or noise up to where the response repeats. However, signal or noise occurring at the modulator sample rate is not attenuated by the digital filter and therefore, is aliased to the passband.



 $\boxtimes$  [10-10](#page-111-0) illustrates how the frequencies alias near the modulator sample rate frequency. The final figure shows the aliased frequency rejection provided by an antialias filter. The ADC incorporates an analog antialias filter with a cutoff frequency of 60 kHz that rejects the aliased frequencies.

<span id="page-111-0"></span>



Many sensor signals are inherently band-limited; for example, the output of a thermocouple has a limited rate of change. In this case, the sensor signal does not alias back into the pass band when using a  $\Delta \Sigma$  ADC. However, any noise picked up along the sensor wiring or the application circuitry can potentially alias into the pass band. Power line-cycle frequency and harmonics are one common noise source. External noise is also generated from electromagnetic interference (EMI) or radio frequency interference (RFI) sources, such as nearby motors and cellular phones. Another noise source exists on the printed circuit board (PCB) in the form of clocks and other digital signals. Analog input filtering helps remove unwanted signals from affecting the measurement result. The ADC incorporates a low-pass, antialias filter with a corner frequency of 60 kHz to reduce the aliased frequencies. The filter consists of the external 4.7-nF PGA output capacitor (CAPP and CAPN pins) and internal 280-Ω resistors.

Use an input filter to provide increased rejection of aliased noise frequencies and further attenuate possible strong high-frequency interference signals. For best performance, filter strong interference frequencies at the



ADC inputs. Ideally, select a low-pass corner frequency that allows frequencies within the desired bandwidth and attenuates those frequencies outside the desired bandwidth. As a result of the stable and linear dielectric characteristics, use C0G-type MLCC capacitors in analog signal filters. In applications where high energy transients can be generated, such as caused by inductive load switching, transient voltage suppressor (TVS) diodes or external ESD diodes should be used to protect the ADC inputs.

#### **10.1.6 Input Overload**

Follow the input overvoltage precautions as outlined in the *[ESD Diode](#page-32-0)* section. Despite external current limit provided for the input pins, if an overvoltage condition occurs on an unused channel, the overvoltage channel may crosstalk to the measurement channel. One solution is to externally clamp the inputs with low-forward voltage diodes as shown in  $\boxtimes$  10-11. The external diodes shunt the overvoltage fault current around the ADC inputs. Be aware of the reverse leakage current in the external clamp diodes in the application.



图 **10-11. External Diode Voltage Clamp**

#### **10.1.7 Unused Inputs and Outputs**

To minimize input leakage of the measurement channel, tie the unused input channels to mid-supply ( $V_{AVDD}$  + V<sub>AVSS</sub>) / 2. Use the 2.5-V reference output voltage for this purpose if operating with single 5-V supply. Do not float unused digital inputs. Tie all unused digital inputs to the appropriate levels,  $V_{DVDD}$  or  $V_{DGND}$ , including when in power-down mode. Do not float (3-state) the digital inputs to the ADC or excessive power-supply leakage current can result. If the DRDY output is unused, leave the pin unconnected or connect to an external circuit.

#### **10.1.8 Voltage Reference**

For nonratiometric (absolute) measurements where the input signal is not derived from the voltage reference, either use the internal precision voltage reference, or use an external precision reference. Examples of these types of measurements come from sensors such as thermocouples, 20-mA transmitters, and accelerometers.

For ratiometric measurements, where the input signal is derived from the voltage reference, reference noise and drift are canceled by the same ratio of noise and drift within the signal. Ratiometric operation is common with many types of bridge and RTD measurements. For best noise performance, match the reference filter and input filter time constants (see the *[3-Wire RTD Measurement with Lead-Wire Compensation](#page-114-0)* section for more information). In general, achieve the best ADC signal-to-noise ratio by using large amplitude signals, a large reference voltage, and the highest gain setting possible.



### **10.1.9 Serial Interface Connections**

After power up, take the CS input high to reset the ADC serial interface. CS high resets the serial interface in the event an unintentional SCLK glitch has occurred during power-on initialization. If CS is tied low, glitches at SCLK power on can interrupt synchronization to the serial interface and must be avoided. In this case, reset the ADC using the RESET/PWDN input. The SCLK input is edge sensitive, and therefore must be free of noise, glitches, and overshoot. Use a terminating resistor located at the SCLK buffer to smooth the edges and reduce overshoot.

Most microcontroller SPI peripherals can operate with the ADC. The interface operates in SPI mode 1, where CPOL = 0 and CPHA = 1. In SPI mode 1, SCLK idles low and data are updated or changed on SCLK rising edges; data are latched or read by the host and the ADC on SCLK falling edges. Details of the SPI communication protocol employed by the device is found in the *[Timing Requirements: Serial Interface](#page-9-0)* table. Place a 47-Ω resistor in series with all digital input and output pins (CS, SCLK, DIN, DOUT/DRDY, and DRDY). The resistors match the characteristic impedance of the PCB trace by source termination, helping reduce overshoot and ringing.



图 **10-12. Serial Interface Connections**

<span id="page-114-0"></span>

### **10.2 Typical Application**

### **10.2.1 3-Wire RTD Measurement with Lead-Wire Compensation**

图 10-13 is a fault-protected, filtered, 3-wire RTD application circuit with hardware-based, lead-wire compensation. Two IDAC current sources provide the lead-wire compensation. One IDAC current source (IDAC1) provides excitation to the RTD element. The ADC reference voltage input (pins AIN2 and AIN3) is derived from the same current by resistor R<sub>REF</sub>, providing ratiometric cancellation of current-source drift. The other current source (IDAC2) has the same current setting, providing cancellation of lead-wire resistance by generating a voltage drop across lead-wire resistance R<sub>LEAD2</sub> equal to the voltage drop of R<sub>LEAD1</sub>. Because the R<sub>RTD</sub> voltage is measured differentially at ADC pins AIN4 and AIN5, the voltages across the lead wire resistance cancel. Resister R<sub>BIAS</sub> level-shifts the RTD signal to within the ADC specified input range. The current sources are provided by two additional pins (AIN1 and AIN6) that connect to the RTD through blocking diodes. The additional pins are used to route the RTD excitation currents around the input resistors, avoiding the voltage drop otherwise caused by the filter resistors  $R_{F1}$  and  $R_{F4}$ . The diodes protect the ADC inputs in the event of a miswired connection. The input filter resistors limit the input fault currents flowing into the ADC.





### *10.2.1.1 Design Requirements*

 $\bar{\mathcal{R}}$  10-1 shows the design requirements of the 3-wire RTD application.



#### 表 **10-1. Design Requirements**

(1)  $T_A = 25^{\circ}$ C. After offset and full-scale calibration.

#### <span id="page-115-0"></span>*10.2.1.2 Detailed Design Procedure*

The key considerations In the design of a 3-wire RTD circuit are the accuracy, the lead wire compensation, and the sensor self-heating. As the design values of  $\bar{\ddot{\mathcal{R}}}$  10-2 illustrate, several values of excitation currents are available. The resolution is expressed in units of noise-free bits (NFR). Noise-free resolution is resolution with no code flicker. The selection of excitation currents trades off resolution against sensor self-heating. In general, measurement resolution improves with increasing excitation current. Increasing the excitation current beyond 1000 µA results in no further improvement in resolution. The design procedure is based on 500-µA excitation current, because this level of current results in very low sensor self-heating (0.4 mW).





(1)  $V_{\text{RTD}}$  is the RTD input voltage.

(2) Gain is the ADC gain

(3)  $V_{REFMIN}$  is the minimum reference voltage required by the design.

(4) V<sub>REF</sub> is the design target reference voltage allowing for 10 % over-range or the minimum 0.9 V reference voltage requirement.

(5)  $R_{REF}$  is the resistor that senses the IDAC current to generate  $V_{REF}$ .<br>(6)  $V_{INMI}$  is the absolute minimum input voltage required by the ADC.

 $V_{INNLIM}$  is the absolute minimum input voltage required by the ADC.

 $(V)$  V<sub>INPLIM</sub> is the absolute maximum input voltage required by the ADC.

 $(8)$  R<sub>BIAS</sub> establishes the level-shift voltage.

(9)  $V_{\text{RTDN}}$  is the design target negative input voltage.

(10)  $V_{\text{RTDP}}$  is the design target positive input voltage.

(11)  $V_{IDAC1}$  is the design target IDAC1 loop voltage.

Initially, R<sub>LEAD1</sub> and R<sub>LEAD2</sub> are considered to be 0 Ω. Route the IDAC1 current through the external reference resistor,  $R_{REF}$ . IDAC1 generates the ADC reference voltage,  $V_{REF}$ , across the reference resistor. This voltage is defined by 方程式 24:

 $V_{REF} = I_{IDAC1} \cdot R_{REF}$  (24)

Route the second current (IDAC2) to the second RTD lead.

Program both IDAC1 and IDAC2 to the same value by using the IDACMAG register; however, only the IDAC1 current flows through the reference resistor and RTD. The IDAC1 current excites the RTD to produce a voltage proportional to the RTD resistance. The RTD voltage is defined by  $f \# \sharp \sharp$  25:

$$
V_{\text{RTD}} = R_{\text{RTD}} \cdot I_{\text{IDAC1}} \tag{25}
$$

The ADC amplifies the RTD signal voltage ( $V_{RTD}$ ) and measures the resulting voltage against the reference voltage to produce a proportional digital output code, as shown in 方程式 26 through 方程式 28.



<span id="page-116-0"></span>

As shown in [方程式](#page-115-0) 28, the RTD measurement depends on the value of the RTD, the PGA gain, and the reference resistor  $R_{REF}$ , but not on the IDAC1 value. Therefore, the absolute accuracy and temperature drift of the excitation current does not matter.

The second excitation current (IDAC2) provides a second voltage drop across the second RTD lead resistance,  $R_{LEAD2}$ . The second voltage drop compensates the voltage drop caused by  $I_{DAC1}$  and  $R_{LEAD1}$ . The leads of a 3wire RTD typically have the same length; therefore, the lead resistance is typically identical. Taking the lead resistance into account ( $R_{\text{LEAN}} \neq 0$ ), the differential voltage (V<sub>IN</sub>) across ADC inputs AIN4 and AIN5 is shown in 方程式 29:

$$
V_{IN} = I_{IDAC1} \cdot (R_{RTD} + R_{LEAD1}) - I_{IDAC2} \cdot R_{LEAD2}
$$
\n
$$
(29)
$$

If R<sub>LEAD1</sub> = R<sub>LEAD2</sub> and I<sub>IDAC1</sub> = I<sub>IDAC2</sub>, the expression for V<sub>IN</sub> reduces to 方程式 30:

$$
V_{IN} = I_{IDAC1} \cdot R_{RTD}
$$
 (30)

In other words, the measurement error resulting from the voltage drop across the RTD lead resistance is compensated, as long as the lead resistance values and the IDAC values are matched.

Using [方程式](#page-115-0) 25, the value of RTD resistance (400  $\Omega$ , maximum) and the excitation current (500  $\mu$  A) yields an RTD voltage of V<sub>RTD</sub> = 500  $\mu$  A · 400  $\Omega$  = 0.2 V. Use the maximum gain of 8 V/V in order to limit the reference voltage requirement as well as the corresponding loop voltage of IDAC1. The total loop voltage must not exceed the maximum IDAC voltage compliance specification. Gain = 8 requires a minimum reference voltage  $V_{REFMIN}$  = 0.2 V  $\cdot$  8 = 1.6 V. To provide a margin for the ADC operating range, increase the target reference voltage by 10% (V<sub>REF</sub> = 1.6 V · 1.1 = 1.76 V). Calculate the value of the reference resistor, as shown in 方程式 31:

$$
R_{REF} = V_{REF} / I_{IDAC1} = 1.76 V / 500 \mu A = 3.52 k \Omega
$$
 (31)

For best results, use a precision reference resistor  $R_{REF}$  with a low temperature drift (< 10 ppm/°C).

The next step in the design is determining the value of the  $R_{B|AS}$  resistor, in order to level shift the RTD voltage to meet the ADC absolute input-voltage specification. The required level-shift voltage is determined by calculating the minimum absolute voltage (V<sub>INNLIM</sub>) as shown in 方程式 32:

$$
V_{AVSS} + 0.3 + V_{RTD} \cdot (Gain - 1) / 2 \leq V_{INNLIM}
$$
\n
$$
(32)
$$

where

- $V_{\text{RTD}}$  = maximum differential RTD voltage = 0.2 V
- $Gain = 8$
- $V_{AVSS} = 0 V$

The result of the equation requires a minimum absolute input voltage ( $V_{\text{RTDN}}$ ) > 1.0 V. Therefore, the RTD voltage must be level shifted a minimum of 1.0 V. To meet this requirement, a target level-shift value of 1.1 V is chosen to provide 0.1 V margin. Calculate the value of R<sub>BIAS</sub> as shown in 方程式 33:

$$
R_{B|AS} = V_{INN} / (I_{IDAC1} + I_{IDAC2}) = 1.1 V / (2 \cdot 500 \mu A) = 1.1 k \Omega.
$$
 (33)

After the level-shift voltage is determined, verify that the positive RTD voltage ( $V_{RTDP}$ ) is less than the maximum absolute input voltage (V<sub>INPLIM</sub>), as shown in 方程式 34:

$$
V_{\text{INPLIM}} \leq V_{\text{AVDD}} - 0.3 - V_{\text{RTD}} \cdot (\text{Gain} - 1) / 2 \tag{34}
$$

where

- $V<sub>RTD</sub>$  = maximum differential RTD voltage = 0.2 V
- Gain  $= 8$
- $V_{AVDD}$  = 4.75 V (minimum)



Solving [方程式](#page-116-0) 34 results in a required V<sub>RTDP</sub> of less than 3.8 V. Calculate the V<sub>RTDP</sub> input voltage by 方程式 35:

$$
V_{\text{INP}} = V_{\text{RTDN}} + I_{\text{IDAC1}} \cdot (R_{\text{RTD}} + R_{\text{LEAD1}}) = 1.1 \text{ V} + 500 \text{ }\mu\text{A} \cdot (400 \text{ }\Omega + 10 \text{ }\Omega) = 1.3 \text{ V}
$$
 (35)

Because 1.3 V is less than the 3.8-V maximum input voltage limit, the absolute positive and negative RTD voltages are within the ADC specified input range.

The next step in the design is to verify that the loop voltage of the excitation current is less than the specified IDAC compliance voltage. The IDAC compliance voltage is the maximum voltage drop developed across each IDAC current path to AVSS. In this circuit, IDAC1 has the largest voltage drop developed across its current path. The IDAC1 calculation is sufficient to satisfy IDAC2 because the IDAC2 voltage drop is always less than IDAC1 voltage drop. The sum of voltages in the IDAC1 loop is shown in 方程式 36:

$$
V_{IDAC1} = \left[ (I_{IDAC1} + I_{IDAC2}) \cdot (R_{LEAD3} + R_{BIAS}) \right] + \left[ I_{IDAC1} \cdot (R_{RTD} + R_{LEAD1} + R_{REF}) \right] + V_D \tag{36}
$$

where

•  $V_D$  = external blocking diode voltage.

The equation results in a loop voltage of  $V_{IDAC1}= 3.4$  V. The worst-case current source compliance voltage is: (V<sub>AVDD</sub> - 1.1 V) = (4.75 V - 1.1 V) = 3.64 V. The V<sub>IDAC1</sub> loop voltage is less than the specified current source compliance voltage  $(3.4 \text{ V} < 3.64 \text{ V})$ .

Many applications benefit from using an analog filter at the inputs to remove noise and interference from the signal. Filter components are placed on the ADC inputs ( $R_{F1}$ ,  $R_{F2}$ ,  $C_{DIF1}$ ,  $C_{CMA1}$ , and  $C_{CMA2}$ ), as well as on the reference inputs ( $R_{F3}$ ,  $R_{F4}$ ,  $C_{DIF2}$ ,  $C_{CMS}$ , and  $C_{CMA}$ ). The filters remove both differential and common-mode noise. The application shows a differential input noise filter formed by  $R_{F1}$ ,  $R_{F2}$  and  $C_{DIF}$ , with additional differential mode capacitance provided by the common-mode filter capacitors,  $C_{M1}$  and  $C_{M2}$ . Calculate the differential cutoff frequency as shown in 方程式 37:

$$
f_{\text{DIF}} = 1 / [2 \pi \cdot (R_{F1} + R_{F2}) \cdot (C_{\text{DIF1}} + C_{\text{M1}} || C_{\text{M2}})] \tag{37}
$$

The common-mode noise filter is formed by components  $R_{F1}$ ,  $R_{F2}$ ,  $C_{M1}$  and  $C_{M2}$ . Calculate the common-mode signal cutoff frequency as shown in 方程式 38:

$$
f_{CM} = 1 / (2 \pi \cdot R_{F1} \cdot C_{M1}) = 1 / (2 \pi \cdot R_{F2} \cdot C_{M2})
$$
\n(38)

Mismatches in the common-mode filter components convert common-mode noise into differential noise. To reduce the effect of mismatch, use a differential mode filter with a corner frequency that is 10 times lower than the common-mode filter corner frequency. The low-frequency differential filter removes the common-mode converted noise. The filter resistors  $(R_{Fx})$  also serve as current-limiting resistors. These resistors limit the current into the analog inputs (AINx) of the device to safe levels when an overvoltage occurs on the inputs.

Filter resistors lead to an offset voltage error due to the dc input current leakage flowing into and out of the device. Remove this voltage error by system offset calibration. Resistor values that are too large generate excess thermal noise and degrade the overall noise performance. The recommended range of the filter resistor values is 2 k Ω to 10 k Ω. The properties of the capacitors are important because the capacitors are connected to the signal; use high-quality C0G ceramics or film-type capacitors.

For consistent noise performance across the full range of RTD measurements, match the corner frequencies of the input and reference filter. Detailed information on matching the input and reference filter is found in the *[RTD](https://www.ti.com/lit/pdf/SBAA201) [Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248](https://www.ti.com/lit/pdf/SBAA201)* application report.



### *10.2.1.3 Application Curve*

图 10-14 shows the resistance measurement results. The measurements are taken at T<sub>A</sub> = 25°C. A system offset calibration is performed using shorted inputs. A system gain calibration is performed using a 390-Ω precision resistor. The data are taken using a precision resistor simulator with a 3-wire connection in place of a 3-wire RTD. Note that the measurement data are in ohms and do not include the error of the RTD sensor itself. The measured resistance error is <  $\pm 0.02$  Ω over the 20- $\Omega$  to 400- $\Omega$  range.



图 **10-14. Resistance Measurement Error**



## **10.3 What To Do and What Not To Do**

- Do partition the analog, digital, and power supply circuitry into separate sections on the PCB.
- Do use a single ground plane for analog and digital grounds.
- Do place the analog components close to the ADC pins using short, direct connections.
- Do keep the SCLK pin free of glitches and noise.
- Do verify that the analog input voltages are within the specified PGA input voltage range under all input conditions.
- Do tie unused analog input pins to midsupply to minimize input leakage current.
- Do provide current limiting to the analog inputs in case overvoltage faults occur.
- Do use an LDO regulator to reduce ripple voltage generated by switch-mode power supplies.
- Don't route digital clock traces in the vicinity of the CAPP and CAPN pins.
- Don't cross digital signals over analog signals.
- Don't allow the analog and digital power supply voltages to exceed 7 V under all conditions, including during power-up and power-down.
- 图 10-15 shows Do's and Don'ts of ADC circuit connections.





**Low impeda** 

-2.5 V

**Low impedance AGND/DGND** 



## **10.4 Initialization Setup**

 $\boxtimes$  10-16 is a general procedure that shows a typical ADS1262 configuration and measurement sequence.



#### 图 **10-16. ADS1262 Configuration and Measurement Procedure**



图 10-17 shows a general procedure to read concurrent ADC1 and ADC2 data of the ADS1263. The conversion time of ADC1 can be faster or slower than ADC2. If the conversion time of ADC1 is less than or equal to that of ADC2, and if the ADC2 status bit is equal to 1, then when ADC1 data are ready, ADC2 data are also ready. The ADC2 data can then be read by the RDATA2 command. Similarly, if the conversion time of ADC2 is less than that of ADC1, and if the ADC1 status bit is equal to 1, then when ADC2 data are ready. ADC1 data are also ready, The ADC1 data can then be read by the RDATA1 command. It is important to note an exception to the conversion time related to the data rate: the time of the *first* conversion is not always the same as (1 / data rate) because of digital filter latency. Therefore, it is possible that although the data rate of ADC1 can be faster than ADC2, the time required for the *first* conversion of ADC1 can be greater than ADC2 depending on the digital filter setting and chop mode. When checking the ADC2 status by reading ADC1 data, use the RDATA1 command.



图 **10-17. ADS1263 Concurrent Read of ADC1 and ADC2 Data**



# **11 Power Supply Recommendations**

The ADS1262 and ADS1263 require an analog power supply (V<sub>AVDD</sub>, V<sub>AVSS</sub>) and digital power supply (V<sub>DVDD</sub>). The analog power supply can be bipolar (for example,  $V_{AVDD}$  = +2.5 V,  $V_{AVSS}$  = -2.5 V) or unipolar (for example,  $V_{AVDD}$  = 5 V,  $V_{AVSS}$  = 0 V). The digital supply ( $V_{DVDD}$ ) range is 2.7 V to 5.25 V. The digital supply voltage determines the digital I/O logic levels. Keep in mind that the GPIO logic levels (AIN3-AINCOM) are referenced to the analog supply voltage and may be different from the digital I/O logic level. The analog and digital sections of the ADC are not internally isolated and the grounds for analog and digital must be connected together. Output voltage ripple produced by switch-mode power supplies may interfere with the ADC resulting in reduced performance. Use low-dropout regulators (LDOs) to reduce the power-supply ripple voltage produced by switch-mode power supplies.

### **11.1 Power-Supply Decoupling**

Good power-supply decoupling is important in order to achieve optimum performance. Power supplies  $V_{AVDD}$ , VAVSS and V<sub>DVDD</sub> must be decoupled to a common ground potential. For proper power-supply decoupling, place a 0.1-µF capacitor as close as possible to the supply with an additional 1-µF bulk capacitor placed nearby.  $\boxtimes$ 11-1 shows decoupling for bipolar-supply (left figure) and single-supply (right figure) operation. When using bipolar supplies, bypass both AVDD and AVSS to ground separately, and include a bypass capacitor between AVDD and AVSS. Use a multilayer ceramic chip capacitors (MLCCs) that offers low equivalent series resistance (ESR) and equivalent series inductance (ESL) characteristics for power-supply decoupling purposes. The BYPASS pin is the bypass output of an internal 2-V regulator. The 2-V regulator powers the digital circuitry. Connect a ceramic or tantalum 1-µF capacitor from this pin to DGND. Do not load this voltage by external circuits.



图 **11-1. Power-Supply Decoupling for Bipolar (left) and Single-Supply (right) Operation**



### **11.2 Analog Power-Supply Clamp**

It is important to evaluate circumstances when an input signal is present while the ADC is powered and unpowered. When the input signal exceeds the power-supply voltage, it is possible to *back drive* the analog power-supply voltage with the input signal through a conduction path of the internal ESD diodes. Back driving the ADC power supply can also occur when the power-supply voltage is on. The back-drive, fault-current path is shown in 图 11-2. Depending on the external power-supply components, it is possible that the maximum rating of the ADC power-supply voltage can be exceeded if back-driven. ADC power supply overvoltage must be prevented in all cases. One solution is to clamp the AVDD to AVSS voltage with an external 6-V Zener diode.



图 **11-2. Analog Power-Supply Clamp**

# **11.3 Power-Supply Sequencing**

Sequence the power supplies in any order, but never allow and analog or digital inputs to exceed the respective analog or digital power-supplies without limiting the input fault current. The ADC remains in reset until both analog and digital power supplies exceed the respective power-on reset (POR) thresholds.  $\&$  [9-52](#page-81-0) shows the power-on reset sequence. After the power supplies have crossed the reset levels (including the internal 2-V LDO), the ADC resets (POR) and is ready for communication 65536 clock periods later (nominally 9 ms).

Delay communication for 50 ms after the power supplies have stabilized within the specified range to make sure the ADC is operational. In addition to POR, make sure that the reference voltage has fully settled before starting the conversions. When using a 1-µF reference capacitor allow a minimum of 50 ms for the internal reference to settle. External references may require additional settling time.

# **12 Layout**

Good layout practices are crucial to realize the full-performance of the ADS1262 and ADS1263. Poor grounding can quickly degrade the noise performance of the main 32-bit ADC and auxiliary 24-bit ADC. The following layout recommendations are given to help provide best results.

# **12.1 Layout Guidelines**

Ground must be a low impedance connection for return currents to flow undisturbed back to their respective sources. Keep connections to the ground plane as short and direct as possible. When using vias to connect to the ground layer, use multiple vias in parallel to reduce impedance to ground.

A mixed-signal layout sometimes incorporates separate analog and digital ground planes that are tied together at one location; however, separating the ground planes is not necessary when analog, digital, and power supply components are properly placed. Proper placement of components partitions the analog, digital, and power supply circuitry into different PCB regions to prevent digital return currents from coupling into sensitive analog circuitry.



For best performance, dedicate an entire PCB layer to a ground plane and do not route any other signal traces on this layer. However, depending on restrictions imposed by specific form factors, single ground planes may not be possible. If ground plane separation is necessary, then make the connection at the ADC. Do not connect individual ground planes at multiple locations because this configuration creates ground loops. A single plane for analog and digital ground avoids ground loops.

If isolation is required in the application, isolate the digital signals between the ADC and controller, or provide the isolation from the controller to the remaining system. if an external crystal is used to provide the ADC clock, place the crystal and load capacitors directly to the ADC pins using short direct traces. See the *[Crystal Oscillator](#page-74-0)*  section for more details.

Supply pins must be bypassed with a low-ESR ceramic capacitor. Place the bypass capacitors as close as possible to the supply pins using short, direct traces. For optimum performance, use low-impedance connections on the ground-side connections of the bypass capacitors. Flow the supply current through the bypass capacitor pin first and then to the supply pin to make the bypassing most effective (also known as a *Kelvin connection*). If multiple ADCs are on the same PCB, use wide power supply traces or dedicated power-supply planes to minimize the potential of crosstalk between ADCs.

If external filtering is used for the analog inputs, use C0G-type ceramic capacitors when possible. C0G capacitors have stable properties and low-noise characteristics. Ideally, route the differential signals as pairs in order to minimize the loop area between the traces. For the ADC CAPP and CAPN pins, place the 4.7-nF C0G capacitor close to the pins using short direct traces. Route digital circuit traces (such as clock signals) away from all analog pins. Note the internal reference output return shares the same pin as the AVSS power supply. To minimize coupling between the power-supply trace and reference-return trace, route the two traces separately; ideally, as a star connection at the AVSS pin.

It is important the SCLK input of the serial interface is free from noise and glitches. Even with relatively slow SCLK frequencies, short digital-signal rise and fall times may cause excessive ringing and noise. For best performance, keep the digital signal traces short, use termination resistors as needed, and ensure all digital signals are routed directly above the ground plane with minimal use of vias.



图 **12-1. System Component Placement**



### **12.2 Layout Example**

图 12-2 is an example layout of the ADS1262 and ADS1263, requiring a minimum of three PCB layers. The example circuit is shown for a single analog supply (5 V) connection and an external crystal oscillator. In this example, an inner layer is dedicated to the ground plane and the outer layers are used for signal and power traces. If a four-layer PCB is used, dedicate the additional inner layers to route power traces. The ADC orientation is shown left to right to minimize crossover of the analog and digital signal traces. The PCB is partitioned with analog signals routed from the left, digital signals routed to the lower-right, and power routed from the upper-right. Analog supply bypass capacitors are placed opposite to the ADC on the bottom layer to allow the reference and PGA output capacitors to be placed closer to the ADC.



图 **12-2. PCB Layout Example**



# **13 Device and Documentation Support**

### **13.1** 接收文档更新通知

要接收文档更新通知,请导航至 [ti.com](https://www.ti.com) 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## **13.2** 支持资源

TI E2E™ [支持论坛](https://e2e.ti.com)是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI [的《使用条款》](https://www.ti.com/corp/docs/legal/termsofuse.shtml)。

### **13.3 Trademarks**

SPI<sup>™</sup> is a trademark of Motorola Inc. TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

### **13.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **13.5 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

### **Mechanical, Packaging, and Orderable Information**

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 [\(https:www.ti.com/legal/termsofsale.html\)](https://www.ti.com/legal/termsofsale.html) 或 [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq 1000$ ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 3-Jun-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **TEXAS NSTRUMENTS**

www.ti.com 3-Jun-2022

# **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal



PW (R-PDSO-G28)

PLASTIC SMALL OUTLINE



This drawing is subject to change without notice. **B.** 

 $\hat{\mathbb{C}}$  Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 $\hat{\mathbb{D}}$  Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com.cn/zh-cn/legal/terms-conditions/terms-of-sale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司