

## LMH6628 Dual Wideband, Low Noise, Voltage Feedback Op Amp

Check for Samples: LMH6628

## FEATURES

- Wide Unity Gain Bandwidth: 300MHz
- Low Noise: 2nV/√hZ
- Low Distortion: -65/-74dBc (10MHz)
- Settling Time: 12ns to 0.1%
- Wide Supply Voltage Range: ±2.5V to ±6V
- High Output Current: ±85mA
- Improved Replacement for CLC428

### **APPLICATIONS**

- High Speed Dual Op Amp
- Low Noise Integrators
- Low Noise Active Filters
- Driver/receiver for Transmission Systems
- High Speed Detectors
- I/Q Channel Amplifiers

### DESCRIPTION

The Texas Instruments LMH6628 is a high speed dual op amp that offers a traditional voltage feedback topology featuring unity gain stability and slew enhanced circuitry. The LMH6628's low noise and very low harmonic distortion combine to form a wide dynamic range op amp that operates from a single (5V to 12V) or dual ( $\pm$ 5V) power supply.

Each of the LMH6628's closely matched channels provides a 300MHz unity gain bandwidth and low input voltage noise density  $(2nV/\sqrt{hZ})$ . Low 2nd/3rd harmonic distortion (-65/-74dBc at 10MHz) make the LMH6628 a perfect wide dynamic range amplifier for matched I/Q channels.

With its fast and accurate settling (12ns to 0.1%), the LMH6628 is also an excellent choice for wide dynamic range, anti-aliasing filters to buffer the inputs of hi resolution analog-to-digital converters. Combining the LMH6628's two tightly matched amplifiers in a single 8-pin SOIC package reduces cost and board space for many composite amplifier applications such as active filters, differential line drivers/receivers, detectors fast peak and instrumentation amplifiers.

The LMH6628 is fabricated using TI's VIP10<sup>™</sup> complimentary bipolar process.

To reduce design times and assist in board layout, the LMH6628 is supported by an evaluation board (CLC730036).

### **Connection Diagram**



Figure 1. 8-Pin SOIC, Top View

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. VIP10 is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



SNOSA02D-MAY 2002-REVISED MARCH 2013

www.ti.com



Figure 2. Inverting Frequency Response

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### Absolute Maximum Ratings<sup>(1)(2)</sup>

|                                     | Human Body Model    | 2kV                 |
|-------------------------------------|---------------------|---------------------|
| ESD Tolerance <sup>(3)</sup>        | Machine Model       | 200V                |
| Supply Voltage                      |                     | 13.5                |
| Short Circuit Current               |                     | See <sup>(4)</sup>  |
| Common-Mode Input Voltage           | V* - V <sup>-</sup> |                     |
| Differential Input Voltage          |                     | V+ - V <sup>-</sup> |
| Maximum Junction Temperature        |                     | +150°C              |
| Storage Temperature Range           | -65°C to +150°C     |                     |
| Lead Temperature (soldering 10 sec) |                     | +300°C              |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications, see the Electrical Characteristics tables.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) Human body model,  $1.5k\Omega$  in series with 100pF. Machine model,  $0\Omega$  In series with 200pF.

(4) Output is short circuit protected to ground, however maximum reliability is obtained if output current does not exceed 160mA.

## Operating Ratings<sup>(1)</sup>

Thermal Resistance<sup>(2)</sup>

| Package                | (θ <sub>JC</sub> ) | (θ <sub>JA</sub> ) |  |  |  |  |  |  |
|------------------------|--------------------|--------------------|--|--|--|--|--|--|
| SOIC                   | 65°C/W             | 145°C/W            |  |  |  |  |  |  |
| Temperature Range      | −40°C to +85°C     |                    |  |  |  |  |  |  |
| Nominal Supply Voltage | ±2.5V to ±6V       |                    |  |  |  |  |  |  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications, see the Electrical Characteristics tables.

(2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)}-T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.



## Electrical Characteristics<sup>(1)</sup>

 $V_{CC} = \pm 5V$ ,  $A_V = +2V/V$ ,  $R_F = 100\Omega$ ,  $R_G = 100\Omega$ ,  $R_L = 100\Omega$ ; unless otherwise specified. **Boldface** limits apply at the temperature extremes.

| Symbol           | Parameter                    | Conditions                          | Min               | Тур | Max               | Units  |
|------------------|------------------------------|-------------------------------------|-------------------|-----|-------------------|--------|
| Frequency        | Domain Response              |                                     |                   |     |                   |        |
| GB               | Gain Bandwidth Product       | $V_{O} < 0.5 V_{PP}$                |                   | 200 |                   | MHz    |
| SSBW             | -3dB Bandwidth, $A_V = +1$   | $V_{O} < 0.5 V_{PP}$                | 180               | 300 |                   | MHz    |
| SSBW             | -3dB Bandwidth, $A_V = +2$   | $V_O < 0.5 V_{PP}$                  |                   | 100 |                   | MHz    |
| GFL              | Gain Flatness                | V <sub>O</sub> < 0.5V <sub>PP</sub> |                   |     |                   |        |
| GFP              | Peaking                      | DC to 200MHz                        |                   | 0.0 |                   | dB     |
| GFR              | Rolloff                      | DC to 20MHz                         |                   | .1  |                   | dB     |
| LPD              | Linear Phase Deviation       | DC to 20MHz                         |                   | .1  |                   | deg    |
| Time Doma        | in Response                  |                                     |                   |     |                   |        |
| TR               | Rise and Fall Time           | 1V Step                             |                   | 4   |                   | ns     |
| TS               | Settling Time                | 2V Step to 0.1%                     |                   | 12  |                   | ns     |
| OS               | Overshoot                    | 1V Step                             |                   | 1   |                   | %      |
| SR               | Slew Rate                    | 4V Step                             | 300               | 550 |                   | V/µs   |
| Distortion /     | And Noise Response           |                                     |                   |     |                   |        |
| HD2              | 2nd Harmonic Distortion      | 1V <sub>PP</sub> , 10MHz            |                   | -65 |                   | dBc    |
| HD3              | 3rd Harmonic Distortion      | 1V <sub>PP</sub> , 10MHz            |                   | -74 |                   | dBc    |
|                  | Equivalent Input Noise       |                                     |                   |     |                   |        |
| V <sub>N</sub>   | Voltage                      | 1MHz to 100MHz                      |                   | 2   |                   | nV/√Hz |
| I <sub>N</sub>   | Current                      | 1MHz to 100MHz                      |                   | 2   |                   | pA/√Hz |
| XTLKA            | Crosstalk                    | Input Referred, 10MHz               |                   | -62 |                   | dB     |
| Static, DC       | Performance                  |                                     | ·                 |     |                   | ·      |
| G <sub>OL</sub>  | Open-Loop Gain               |                                     | 56<br><b>53</b>   | 63  |                   | dB     |
| V <sub>IO</sub>  | Input Offset Voltage         |                                     |                   | ±.5 | ±2<br><b>±2.6</b> | mV     |
| DVIO             | Average Drift                |                                     |                   | 5   |                   | µV/°C  |
| I <sub>BN</sub>  | Input Bias Current           |                                     |                   | ±.7 | ±20<br><b>±30</b> | μA     |
| DI <sub>BN</sub> | Average Drift                |                                     |                   | 150 |                   | nA/°C  |
| l <sub>os</sub>  | Input Offset Current         |                                     |                   | 0.3 | ±6                | μA     |
| I <sub>OSD</sub> | Average Drift                |                                     |                   | 5   |                   | nA/°C  |
| PSRR             | Power Supply Rejection Ratio |                                     | 60<br><b>46</b>   | 70  |                   | dB     |
| CMRR             | Common-Mode Rejection Ratio  |                                     | 57<br><b>54</b>   | 62  |                   | dB     |
| I <sub>CC</sub>  | Supply Current               | Per Channel, R <sub>L</sub> = ∞     | 7.5<br><b>7.0</b> | 9   | 12<br><b>12.5</b> | mA     |
| Miscellaned      | ous Performance              |                                     | ·                 |     | •                 | ·      |
| R <sub>IN</sub>  | Input Resistance             | Common-Mode                         |                   | 500 |                   | kΩ     |
|                  |                              | Differential-Mode                   |                   | 200 |                   | kΩ     |
| C <sub>IN</sub>  | Input Capacitance            | Common-Mode                         |                   | 1.5 |                   | pF     |
|                  |                              | Differential-Mode                   |                   | 1.5 |                   | pF     |
| R <sub>OUT</sub> | Output Resistance            | Closed-Loop                         |                   | .1  |                   | Ω      |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No specification of parametric performance is indicated in the electrical tables under conditions of internal self heating where  $T_J > T_A$ . See Note 6 for information on temperature de-rating of this device." Min/Max ratings are based on product characterization and simulation. Individual parameters are tested as noted.

SNOSA02D-MAY 2002-REVISED MARCH 2013

## Electrical Characteristics<sup>(1)</sup> (continued)

 $V_{CC} = \pm 5V$ ,  $A_V = +2V/V$ ,  $R_F = 100\Omega$ ,  $R_G = 100\Omega$ ,  $R_L = 100\Omega$ ; unless otherwise specified. **Boldface** limits apply at the temperature extremes.

| Symbol          | Parameter            | Conditions         | Min                 | Тур  | Мах | Units |
|-----------------|----------------------|--------------------|---------------------|------|-----|-------|
| Vo              | Output Voltage Range | R <sub>L</sub> = ∞ |                     | ±3.8 |     | V     |
| V <sub>OL</sub> |                      | $R_L = 100\Omega$  | ±3.2<br><b>±3.1</b> | ±3.5 |     | V     |
| CMIR            | Input Voltage Range  | Common- Mode       |                     | ±3.7 |     | V     |
| lo              | Output Current       |                    | ±50                 | ±85  |     | mA    |



0

-80

-120

-160

-200

1k

-= 2V<sub>PP</sub>

100

300

0.2

0.12

0.04 **.** 

-0.04

-0.12

-0.2

20

PHASE

#### SNOSA02D - MAY 2002 - REVISED MARCH 2013



#### **Typical Performance Characteristics**

TEXAS INSTRUMENTS

www.ti.com

SNOSA02D-MAY 2002-REVISED MARCH 2013



6









TEXAS INSTRUMENTS

SNOSA02D-MAY 2002-REVISED MARCH 2013

www.ti.com





CURRENT NOISE (pA/VHz)

#### **Typical Performance Characteristics (continued)** $(T_A = +25^\circ, A_V = +2, V_{CC} = \pm 5V, R_f = 100\Omega, R_L = 100\Omega$ , unless specified) Voltage & Current Noise vs. Frequency 2-Tone, 3rd Order Intermodulation Intercept 1000 1000 INTERCEPT POINT (+dBm) VOLTAGE NOISE (nV/ /Hz) 40 100 100 30 10 10 20 10 1 10 100 10 100 100k 1M 10M 1k 10k 1 FREQUENCY (MHz) FREQUENCY (Hz) Figure 25. Figure 26. Settling Time vs. Accuracy 1 V<sub>O</sub> = 2V<sub>PP</sub> SETTLING ACCURACY (%) 0.1

TIME (ns) Figure 27.

20

25

30

35

15

0.01

5

10



## **APPLICATION SECTION**

#### LOW NOISE DESIGN

Ultimate low noise performance from circuit designs using the LMH6628 requires the proper selection of external resistors. By selecting appropriate low valued resistors for  $R_F$  and  $R_G$ , amplifier circuits using the LMH6628 can achieve output noise that is approximately the equivalent voltage input noise of  $2nV/\sqrt{Hz}$  multiplied by the desired gain ( $A_V$ ).

### DC BIAS CURRENTS AND OFFSET VOLTAGES

Cancellation of the output offset voltage due to input bias currents is possible with the LMH6628. This is done by making the resistance seen from the inverting and non-inverting inputs equal. Once done, the residual output offset voltage will be the input offset voltage ( $V_{OS}$ ) multiplied by the desired gain ( $A_V$ ). Application Note OA-7 (SNOA365) offers several solutions to further reduce the output offset.

#### **OUTPUT AND SUPPLY CONSIDERATIONS**

With  $\pm 5V$  supplies, the LMH6628 is capable of a typical output swing of  $\pm 3.8V$  under a no-load condition. Additional output swing is possible with slightly higher supply voltages. For loads of less than 50 $\Omega$ , the output swing will be limited by the LMH6628's output current capability, typically 85mA.

Output settling time when driving capacitive loads can be improved by the use of a series output resistor. See Figure 22.

### LAYOUT

Proper power supply bypassing is critical to insure good high frequency performance and low noise. De-coupling capacitors of  $0.1\mu$ F should be placed as close as possible to the power supply pins. The use of surface mounted capacitors is recommended due to their low series inductance.

A good high frequency layout will keep power supply and ground traces away from the inverting input and output pins. Parasitic capacitance from these nodes to ground causes frequency response peaking and possible circuit oscillation. See OA-15 (SNOA367) for more information. Texas Instruments suggests the CLC730036 (SOIC) dual op amp evaluation board as a guide for high frequency layout and as an aid in device evaluation.

#### ANALOG DELAY CIRCUIT (ALL-PASS NETWORK)

The circuit in Figure 28 implements an all-pass network using the LMH6628. A wide bandwidth buffer (LM7121) drives the circuit and provides a high input impedance for the source. As shown in Figure 29, the circuit provides a 13.1ns delay (with R =  $40.2\Omega$ , C = 47pF). R<sub>F</sub> and R<sub>G</sub> should be of equal and low value for parasitic insensitive operation.



Figure 28. Circuit That Implements an All-pass Network Using the LMH6628





Figure 29. Delay Circuit Response to 0.5V Pulse

The circuit gain is +1 and the delay is determined by the following equations.

| <sup>c</sup> delay = 2(2RC + T <sub>d</sub> ) | (1) |
|-----------------------------------------------|-----|
| _ 1 dφ                                        | (') |
| $T_{d} = \frac{1}{360} \frac{d\phi}{df};$     | (2) |

where  $T_d$  is the delay of the op amp at  $A_V = +1$ .

----

The LMH6628 provides a typical delay of 2.8ns at its -3dB point.

### FULL DUPLEX DIGITAL OR ANALOG TRANSMISSION

Simultaneous transmission and reception of analog or digital signals over a single coaxial cable or twisted-pair line can reduce cabling requirements. The LMH6628's wide bandwidth and high common-mode rejection in a differential amplifier configuration allows full duplex transmission of video, telephone, control and audio signals.

In the circuit shown in Figure 30, one of the LMH6628's amps is used as a "driver" and the other as a difference "receiver" amplifier. The output impedance of the "driver" is essentially zero. The two R's are chosen to match the characteristic impedance of the transmission line. The "driver" op amp gain can be selected for unity or greater.

Receiver amplifier  $A_2$  (B<sub>2</sub>) is connected across R and forms differential amplifier for the signals transmitted by driver  $A_2$  (B<sub>2</sub>). If R<sub>F</sub> equals R<sub>G</sub>, receiver A<sub>2</sub> (B<sub>1</sub>) will then reject the signals from driver A<sub>1</sub> (B<sub>1</sub>) and pass the signals from driver B<sub>1</sub> (A<sub>1</sub>).



Figure 30. Full Duplex Transmit and Receive Using the LMH6628

The output of the receiver amplifier will be:

$$V_{\text{out}}_{A(B)} = \frac{1}{2} V_{\text{in}}_{A(B)} \left[1 - \frac{R_{\text{f}}}{R_{\text{g}}}\right] + \frac{1}{2} V_{\text{in}}_{B(A)} \left[1 + \frac{R_{\text{f}}}{R_{\text{g}}}\right]$$

(3)



#### SNOSA02D-MAY 2002-REVISED MARCH 2013

www.ti.com

Care must be given to layout and component placement to maintain a high frequency common-mode rejection. The plot of Figure 31 shows the simultaneous reception of signals transmitted at 1MHz and 10MHz.



Figure 31. Simultaneous Reception of Signals Transmitted at 1MHz and 10MHz

#### POSITIVE PEAK DETECTOR

The LMH6628's dual amplifiers can be used to implement a unity-gain peak detector circuit as shown in Figure 32.





The acquisition speed of this circuit is limited by the dynamic resistance of the diode when charging  $C_{hold}$ . A plot of the circuit's performance is shown in Figure 33 with a 1MHz sinusoidal input.



Figure 33. Circuit's Performance With a 1MHz Sinusoidal Input



A current source, built around Q1, provides the necessary bias current for the second amplifier and prevents saturation when power is applied. The resistor, R, closes the loop while diode D2 prevents negative saturation when  $V_{IN}$  is less than  $V_{C}$ . A MOS-type switch (not shown) can be used to reset the capacitor's voltage.

The maximum speed of detection is limited by the delay of the op amps and the diodes. The use of Schottky diodes will provide faster response.

#### ADJUSTABLE OR BANDPASS EQUALIZER

A "boost" equalizer can be made with the LMH6628 by summing a bandpass response with the input signal, as shown in Figure 34.



# Figure 34. "Boost" Equalizer Made With the LMH6628 by Summing a Bandpass Response With the Input Signal

The overall transfer function is shown in Equation 4.

$$\frac{V_{out}}{V_{in}} = \left[\frac{R_b}{K(R_a + R_b)}\right] \frac{s2Q\omega_o}{s^2 + s \frac{\omega_o}{Q} + \omega_o^2} -1$$
(4)

To build a boost circuit, use the design equations Equation 5 and Equation 6.

$$\frac{R_2C}{2} = \frac{Q}{\omega_0}$$
(5)

$$2C (R_a || R_b) = \frac{1}{Q_{\omega_o}}$$
(6)

Select  $R_2$  and C using Equation 5. Use reasonable values for high frequency circuits -  $R_2$  between 10 $\Omega$  and 5k $\Omega$ , C between 10pF and 2000pF. Use Equation 6 to determine the parallel combination of  $R_a$  and  $R_b$ . Select  $R_a$  and  $R_b$  by either the 10 $\Omega$  to 5k $\Omega$  criteria or by other requirements based on the impedance  $V_{in}$  is capable of driving. Finish the design by determining the value of K from Equation 7.

Peak Gain = 
$$\frac{V_{out}}{V_{in}} (\omega_o) = \frac{R_2}{2KR_a} -1$$
 (7)

Figure 35 shows an example of the response of the circuit of Figure 34, where  $f_o$  is 2.3MHz. The component values are as follows:  $R_a=2.1k\Omega$ ,  $R_b=68.5\Omega$ ,  $R_2=4.22k\Omega$ ,  $R=500\Omega$ ,  $KR=50\Omega$ , C=120pF.



SNOSA02D-MAY 2002-REVISED MARCH 2013



Figure 35. Example of Response of Circuit of Figure 34, Where  $f_o$  is 2.3MHz



SNOSA02D - MAY 2002 - REVISED MARCH 2013

| Ch | nanges from Revision C (March 2013) to Revision D P | age  |
|----|-----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format  | . 14 |



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| LMH6628MA/NOPB   | ACTIVE        | SOIC         | D                  | 8    | 95             | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 85    | LMH66<br>28MA           | Samples |
| LMH6628MAX/NOPB  | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 85    | LMH66<br>28MA           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

17-Oct-2024



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMH6628MAX/NOPB             | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

18-Oct-2024



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LMH6628MAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |

## TEXAS INSTRUMENTS

www.ti.com

18-Oct-2024

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device         | Package Name | Package Type | ckage Type Pins |    | L (mm) | W (mm) | Τ (μm) | B (mm) |  |
|----------------|--------------|--------------|-----------------|----|--------|--------|--------|--------|--|
| LMH6628MA/NOPB | D            | SOIC         | 8               | 95 | 495    | 8      | 4064   | 3.05   |  |

## D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated