



Now







**OPA2356-EP** ZHCSJD6-FEBRUARY 2019

# **OPA2356-EP 200MHz CMOS** 运算放大器

#### 特性 1

- 单位增益带宽: 450MHz
- 宽带宽: 200MHz GBW
- 高压摆率: 360V/µs
- 低噪声: 5.8nV/√Hz
- 出色的视频性能:
  - 差分增益: 0.02%
  - 差分相位: 0.05°
  - 0.1dB 增益平坦度: 75MHz
- 输入范围包括接地电压
- 轨至轨输出(在100mV以内)
- 低输入偏置电流: 3pA
- 热关断
- 单电源工作电压范围: 2.5V 至 5.5V
- 微型封装
- 支持国防、航天和医疗 应用: .
  - 受控基线
  - 支持军用(-55℃至125℃)温度范围
  - 延长了产品生命周期
  - 延长了产品变更通知
  - 产品可追溯性

## 2 应用

- 视频处理 ٠
- 光纤网络, 可调激光
- 光电二极管跨阻放大器
- 有源滤波器
- 高速集成器 •
- 模数转换器 (ADC) 输入缓冲器
- 数模转换器 (DAC) 输出放大器
- 通信 •

## 3 说明

OPA2356-EP 高速电压反馈 CMOS 运算放大器设计专 为视频应用和其他需要宽带宽的 应用 而设计。 OPA2356-EP 具有单位增益稳定性,并且可以驱动大 输出电流。差分增益为 0.02%, 差分相位为 0.05°。静 态电流仅为每通道 8.3mA。

OPA2356-EP 针对低至 2.5V (±1.25V) 和高达 5.5V (±2.75V)的单电源或双电源供电运行进行了优化。 OPA2356-EP 的共模输入范围的下限可扩展至低于接 地电压 100mV, 上限可扩展至高于 V+ 电压 1.5V。输 出摆幅控制在电源轨的 100mV 以内,支持宽动态范 围。

OPA2356-EP 提供两种 VSSOP-8 封装版本。这些版 本具有完全独立的电路,可将串扰降到最低并彻底消除 相互干扰。OPA2356-EP 的额定扩展工作温度范围为 -55℃至 125℃。

器件信息(1)

| 器件型号           | 封装        | 封装尺寸(标称值)       |  |  |  |
|----------------|-----------|-----------------|--|--|--|
| OPA2356MDGKREP |           | 2.00mm 2.00mm   |  |  |  |
| OPA2356MDGKTEP | VSSOP (8) | 3.00mm × 3.00mm |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



INSTRUMENTS

Texas

## 目录

| 1 | 特性       |                                    |  |  |  |  |
|---|----------|------------------------------------|--|--|--|--|
| 2 | 应用       | 1                                  |  |  |  |  |
| 3 | 说明       | 1                                  |  |  |  |  |
| 4 | 修订历史记录 2 |                                    |  |  |  |  |
| 5 | Pin      | Configuration and Functions 3      |  |  |  |  |
| 6 | Spe      | cifications                        |  |  |  |  |
|   | 6.1      | Absolute Maximum Ratings 4         |  |  |  |  |
|   | 6.2      | ESD Ratings 4                      |  |  |  |  |
|   | 6.3      | Recommended Operating Conditions 4 |  |  |  |  |
|   | 6.4      | Thermal Information 4              |  |  |  |  |
|   | 6.5      | Electrical Characteristics5        |  |  |  |  |
|   | 6.6      | Typical Characteristics 7          |  |  |  |  |
| 7 | Deta     | ailed Description 12               |  |  |  |  |
|   | 7.1      | Overview 12                        |  |  |  |  |
|   | 7.2      | Functional Block Diagram 12        |  |  |  |  |
|   | 7.3      | Feature Description 13             |  |  |  |  |

|    | 7.4   | Device Functional Modes    | 13   |
|----|-------|----------------------------|------|
| 8  | Appli | ication and Implementation | . 14 |
|    | 8.1   | Application Information    | 14   |
|    |       | Typical Applications       |      |
| 9  | Powe  | er Supply Recommendations  | . 19 |
| 10 | Layo  | out                        | . 20 |
|    | 10.1  | Layout Guidelines          | 20   |
|    | 10.2  | Layout Example             | 20   |
| 11 | 器件    | 和文档支持                      | . 21 |
|    | 11.1  |                            |      |
|    | 11.2  | 接收文档更新通知                   | 21   |
|    | 11.3  | 社区资源                       | 21   |
|    | 11.4  | 商标                         | 21   |
|    | 11.5  | 静电放电警告                     | 21   |
|    | 11.6  | 术语表                        | 21   |
| 12 | 机械    | 、封装和可订购信息                  | . 22 |
|    |       |                            |      |

## 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期         | 修订版本 | 说明     |
|------------|------|--------|
| 2019 年 2 月 | *    | 初始发行版。 |



## 5 Pin Configuration and Functions



NOTE: NC means no internal connection.

### **Pin Functions**

| PIN   |     | I/O | DESCRIPTION                        |
|-------|-----|-----|------------------------------------|
| NAME  | NO. | 1/0 | DESCRIPTION                        |
| –In A | 2   | I   | Inverting input pin, channel A.    |
| –In B | 6   | I   | Inverting input pin, channel B.    |
| +In A | 3   | I   | Noninverting input pin, channel A. |
| +In B | 5   | I   | Noninverting input pin, channel B. |
| Out A | 1   | 0   | Output pin, channel A.             |
| Out B | 7   | 0   | Output pin, channel B.             |
| V–    | 4   | —   | Negative power supply.             |
| V+    | 8   |     | Positive power supply.             |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                           | MIN        | MAX        | UNIT |
|------------------|-------------------------------------------|------------|------------|------|
| Vs               | Supply voltage, V+ to V–                  |            | 7.5        | V    |
|                  | Signal input pins, voltage <sup>(2)</sup> | (V–) – 0.5 | (V+) + 0.5 | V    |
|                  | Signal input pins, current <sup>(2)</sup> |            | 10         | mA   |
|                  | Output short-circuit <sup>(3)</sup>       | Continuous |            |      |
| T <sub>A</sub>   | Operating temperature                     | -55        | 150        | °C   |
| TJ               | Junction temperature                      |            | 160        | °C   |
| T <sub>stg</sub> | Storage temperature                       | -65        | 150        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.

(3) Short-circuit to ground one amplifier per package.

## 6.2 ESD Ratings

|                    |                                                         |                                              | VALUE | UNIT |
|--------------------|---------------------------------------------------------|----------------------------------------------|-------|------|
|                    | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000                                        | V     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                 | Charged-device model (CDM), per AEC Q100-011 | ±1500 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN | MAX | UNIT |
|----------------|--------------------------------|-----|-----|------|
| Vs             | Supply voltage, V– to V+       | 2.7 | 5.5 | V    |
| T <sub>A</sub> | Operating free-air temperature | -55 | 125 | °C   |

#### 6.4 Thermal Information

|                      |                                              | OPA2356-EP  |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP) | UNIT |
|                      |                                              | 8 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 171.4       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 60.2        | °C/W |
| $R_{\thetaJB}$       | Junction-to-board thermal resistance         | 92.5        | °C/W |
| ΨJT                  | Junction-to-top characterization parameter   | 7.3         | °C/W |
| ΨJB                  | Junction-to-board characterization parameter | 90.9        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 6.5 Electrical Characteristics

at T<sub>A</sub> = -55°C to 125°C, R<sub>F</sub> = 604  $\Omega$ , and R<sub>L</sub> = 150  $\Omega$  connected to V<sub>S</sub> / 2 (unless otherwise noted)

|                            | PARAMETER                 |                    | TEST CONDITIONS                                                        | MIN        | TYP                     | MAX        | UNIT    |  |
|----------------------------|---------------------------|--------------------|------------------------------------------------------------------------|------------|-------------------------|------------|---------|--|
| OFFSET V                   | OLTAGE                    |                    |                                                                        |            |                         |            |         |  |
| .,                         |                           |                    | $V_{\rm S} = 5 V$                                                      |            | ±2                      | ±9         |         |  |
| V <sub>OS</sub>            | Input offset voltage      |                    | $T_A = -55^{\circ}C$ to 125°C                                          |            |                         | ±15        | mV      |  |
| $\Delta V_{OS} / \Delta T$ | Offset voltage drift over | r temperature      | $T_A = -55^{\circ}C$ to 125°C                                          |            | ±7                      |            | µV/°C   |  |
| PSRR                       | Offset voltage drift vs p | ower supply        | $V_{S} = 2.7 V \text{ to } 5.5 V,$<br>$V_{CM} = V_{S} / 2 - 0.15 V$    |            | ±80                     | ±350       | μV/V    |  |
| INPUT BIA                  | S CURRENT                 |                    |                                                                        |            |                         |            |         |  |
| I <sub>B</sub>             | Input bias current        |                    |                                                                        |            | 3                       | ±50        | pА      |  |
| l <sub>os</sub>            | Input offset current      |                    |                                                                        |            | ±1                      | ±50        | pА      |  |
| NOISE                      |                           |                    |                                                                        |            |                         |            |         |  |
| V <sub>n</sub>             | Input voltage noise der   | isity              | f = 1 MHz                                                              |            | 5.8                     |            | nV/√Hz  |  |
| I <sub>n</sub>             | Current noise density     |                    | f = 1 MHz                                                              |            | 50                      |            | fA/√Hz  |  |
| INPUT VOL                  | TAGE RANGE                |                    | · · · · · ·                                                            |            |                         |            |         |  |
| V <sub>CM</sub>            | Input common-mode vo      | oltage range       |                                                                        | (V–) – 0.1 |                         | (V+) – 1.5 | V       |  |
|                            |                           |                    | $V_{\rm S} = 5.5 \text{ V}, -0.1 \text{ V} < V_{\rm CM} < 4 \text{ V}$ | 66         | 80                      |            |         |  |
| CMRR                       | Input common-mode re      | ejection ratio     | $T_A = -55^{\circ}C$ to 125°C                                          | 66         |                         |            | dB      |  |
| INPUT IMP                  | EDANCE                    |                    |                                                                        |            |                         | 1          |         |  |
|                            | Differential input imped  | ance               |                                                                        |            | 10 <sup>13</sup>    1.5 |            | Ω    pF |  |
|                            | Common-mode input ir      | npedance           |                                                                        |            | 10 <sup>13</sup>    1.5 |            | Ω    pF |  |
| OPEN-LOC                   | P GAIN                    | •                  |                                                                        |            |                         |            |         |  |
|                            | Open-loop gain            |                    | $V_{S} = 5 V, 0.4 V < V_{O} < 4.6 V, T_{A} = -55^{\circ}C$ to 125°C    | 80         |                         |            | dB      |  |
| FREQUEN                    | CY RESPONSE               |                    | · · · · ·                                                              |            |                         | 4          |         |  |
|                            |                           |                    | G = 1, V <sub>O</sub> = 100 mVp-p, R <sub>F</sub> = 0 Ω                |            | 450                     |            |         |  |
|                            |                           |                    | $G = 2$ , $V_O = 100$ mVp-p, $R_L = 50$ Ω                              |            | 100                     |            |         |  |
| f_3dB                      | Small-signal bandwidth    |                    | G = 2, V <sub>O</sub> = 100 mVp-p, R <sub>L</sub> = 150 Ω              |            | 170                     |            | MHz     |  |
|                            |                           |                    | G = 2, $V_0$ = 100 mVp-p, R <sub>L</sub> = 1 kΩ                        |            | 200                     |            |         |  |
| GBW                        | Gain-bandwidth produc     | t                  | $G = 10, R_L = 1 k\Omega$                                              |            | 200                     |            | MHz     |  |
| f <sub>0.1dB</sub>         | Bandwidth for 0.1-dB g    |                    | G = 2, $V_0$ = 100 mVp-p, R <sub>F</sub> = 560 Ω                       |            | 75                      |            | MHz     |  |
|                            |                           |                    |                                                                        |            | 300                     |            |         |  |
| SR                         | Slew rate                 |                    | $V_S = 5 V, G = 2, 4-V \text{ output step}$                            |            | -360                    |            | V/µs    |  |
|                            |                           |                    | G = 2, V <sub>O</sub> = 200 mVp-p, 10% to 90%                          |            | 2.4                     |            |         |  |
|                            | Rise and fall times       |                    | G = 2, V <sub>O</sub> = 2 Vp-p, 10% to 90%                             |            | 8                       |            | ns      |  |
|                            |                           | 0.1%               |                                                                        |            | 30                      |            |         |  |
|                            | Settling time 0.01%       |                    | $V_S = 5 V, G = 2, 2-V \text{ output step}$                            | 120        |                         | ns         |         |  |
|                            | Overload recovery time    | •                  | V <sub>IN</sub> × Gain = V <sub>S</sub>                                |            | 8                       |            | ns      |  |
|                            | Harmonic distortion       | Second<br>harmonic | G = 2, f = 1 MHz, V <sub>O</sub> = 2 Vp-p,                             |            | -81                     |            | dBc     |  |
|                            |                           | Third harmonic     | $R_{L} = 200 \ \Omega$                                                 |            | -93                     |            |         |  |
|                            | Differential gain error   |                    | NTSC, $R_L = 150 \Omega$                                               |            | 0.02%                   |            |         |  |
|                            | Differential phase error  |                    | NTSC, $R_L = 150 \Omega$                                               |            | 0.05                    |            | 0       |  |
|                            | Channel-to-channel cro    | osstalk            | f = 5 MHz                                                              |            | -90                     |            | dB      |  |

## **Electrical Characteristics (continued)**

at T<sub>A</sub> = -55°C to 125°C, R<sub>F</sub> = 604  $\Omega$ , and R<sub>L</sub> = 150  $\Omega$  connected to V<sub>S</sub> / 2 (unless otherwise noted)

|                                                   | PARAMETER                                | TEST CONDITIONS                                   | MIN  | TYP  | MAX | UNIT |
|---------------------------------------------------|------------------------------------------|---------------------------------------------------|------|------|-----|------|
| OUTPU                                             | т                                        |                                                   |      |      |     |      |
|                                                   |                                          | $V_{S} = 5 V, R_{L} = 150 \Omega, A_{OL} > 84 dB$ |      | 0.2  | 0.3 |      |
|                                                   | Voltage output swing from rail           | $V_{S} = 5 V, R_{L} = 1 k\Omega$                  |      | 0.1  |     | V    |
|                                                   |                                          | $I_0 = \pm 100 \text{ mA}$                        |      | 0.8  | 1   |      |
| I <sub>O</sub>                                    | Continuous output current <sup>(1)</sup> |                                                   | ±60  |      |     | mA   |
|                                                   |                                          | V <sub>S</sub> = 5 V                              | ±100 |      |     |      |
| I <sub>O</sub> Peak output current <sup>(1)</sup> | V <sub>S</sub> = 3 V                     |                                                   | ±80  |      | mA  |      |
|                                                   |                                          |                                                   | 250  |      |     |      |
|                                                   | Short-circuit current                    |                                                   |      | -200 |     | mA   |
|                                                   | Closed-loop output impedance             |                                                   |      | 0.02 |     | Ω    |
| POWER                                             | R SUPPLY                                 |                                                   |      |      | I   |      |
|                                                   |                                          | $V_{S} = 5 V, I_{O} = 0 V$                        |      | 8.3  | 11  |      |
| Ι <sub>Q</sub>                                    | Quiescent current (per amplifier)        | $T_A = -55^{\circ}C$ to $125^{\circ}C$            |      |      | 14  | mA   |
| THERM                                             | IAL SHUTDOWN                             | · · · · · · · · · · · · · · · · · · ·             |      |      | I   |      |
|                                                   |                                          | Shutdown                                          |      | 160  |     | *0   |
|                                                   | Junction temperature                     | Reset from shutdown                               |      | 140  |     | °C   |

(1) See Figure 20.



## 6.6 Typical Characteristics

at  $T_A = -55^{\circ}$ C to 125°C,  $V_S = 5$  V, G = 2,  $R_F = 604 \Omega$ , and  $R_L = 150 \Omega$  connected to  $V_S / 2$  (unless otherwise noted)



OPA2356-EP ZHCSJD6-FEBRUARY 2019 Texas Instruments

www.ti.com.cn







OPA2356-EP ZHCSJD6-FEBRUARY 2019

www.ti.com.cn









## 7 Detailed Description

## 7.1 Overview

The OPA2356-EP is a CMOS, high-speed, voltage feedback, operational amplifier designed for video and other general-purpose applications. The OPA2356-EP is available as a dual op amp.

The amplifier features a 200-MHz gain bandwidth and 360-V/µs slew rate, but is unity-gain stable and can be operated as a 1-V/V voltage follower.

The OPA2356-EP input common-mode voltage range includes ground, allowing the amplifier to be used in virtually any single-supply application up to a supply voltage of 5.5 V.

## 7.2 Functional Block Diagram





### 7.3 Feature Description

## 7.3.1 Operating Voltage

The OPA2356-EP is specified over a power-supply range of 2.7 V to 5.5 V ( $\pm$ 1.35 V to  $\pm$ 2.75 V). However, the supply voltage may range from 2.5 V to 5.5 V ( $\pm$ 1.25 V to  $\pm$ 2.75 V). Supply voltages higher than 7.5 V (absolute maximum) can permanently damage the amplifier.

Parameters that vary significantly over supply voltage or temperature are shown in the *Typical Characteristics* section of this data sheet.

## 7.3.2 Output Drive

The output stage of the OPA2356-EP is capable of driving a standard back-terminated 75- $\Omega$  video cable. A back-terminated transmission line does not exhibit a capacitive load to its driver. A properly back-terminated 75- $\Omega$  cable does not appear as capacitance; the cable presents only a 150- $\Omega$  resistive load to the OPA2356-EP output.

The output stage can supply high short-circuit current (typically over 200 mA). Therefore, an on-chip thermal shutdown circuit is provided to protect the OPA2356-EP from dangerously high junction temperatures. At 160°C, the protection circuit shuts down the amplifier. Normal operation resumes when the junction temperature cools to below 140°C.

#### NOTE

TI does not recommend running a continuous dc current in excess of ±60 mA. See Figure 20 in the *Typical Characteristics* section.

## 7.4 Device Functional Modes

The OPA2356-EP is powered on when the supply is connected. The device can operate as a single-supply operational amplifier or dual-supply amplifier depending on the application. The device can also be used with asymmetrical supplies as long as the differential voltage (V- to V+) is at least 1.8 V and no greater than 5.5 V (for example, V- is set to -3.5 V and V+ is set to 1.5 V).

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The OPA2356-EP is a CMOS, high-speed, voltage-feedback, operational amplifier (op amp) designed for general-purpose applications.

The amplifier features a 200-MHz gain bandwidth and 300-V/ $\mu$ s slew rate, but the device is unity-gain stable and operates as a 1-V/V voltage follower.

The input common-mode voltage range of the device includes ground, which allows the OPA2356-EP to be used in virtually any single-supply application up to a supply voltage of 5.5 V.

## 8.2 Typical Applications

#### 8.2.1 Transimpedance Amplifier

Wide gain bandwidth, low input bias current, low input voltage, and current noise make the OPA2356-EP a preferred wideband photodiode transimpedance amplifier. Low-voltage noise is important because photodiode capacitance causes the effective noise gain of the circuit to increase at high frequency.

The key elements to a transimpedance design, as shown in Figure 30, are the expected diode capacitance  $(C_{(D)})$ , which must include the parasitic input common-mode and differential-mode input capacitance (4 pF + 5 pF), the desired transimpedance gain ( $R_{(FB)}$ ), and the gain-bandwidth (GBW) for the OPA2356-EP (20 MHz). With these three variables set, the feedback capacitor value ( $C_{(FB)}$ ) is set to control the frequency response.  $C_{(FB)}$  includes the stray capacitance of  $R_{(FB)}$ , which is 0.2 pF for a typical surface-mount resistor.



(1) C<sub>(FB)</sub> is optional to prevent gain peaking. C<sub>(FB)</sub> includes the stray capacitance of R<sub>(FB)</sub>.

#### Figure 30. Dual-Supply Transimpedance Amplifier

#### 8.2.1.1 Design Requirements

| PARAMETER                 | VALUE  |
|---------------------------|--------|
| Supply voltage $V_{(V+)}$ | 2.5 V  |
| Supply voltage $V_{(V-)}$ | –2.5 V |



#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the OPA2356 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.1.2.2 OPA2356-EP Design Procedure

To achieve a maximally-flat, second-order Butterworth frequency response, the feedback pole must be set to:

$$\frac{1}{2 \times \pi \times \mathsf{R}_{(\mathsf{FB})} \times \mathsf{C}_{(\mathsf{FB})}} = \sqrt{\frac{\mathsf{GBW}}{4 \times \pi \times \mathsf{R}_{(\mathsf{FB})} \times \mathsf{C}_{(\mathsf{D})}}} \tag{1}$$

Use Equation 2 to calculate the bandwidth.

$$f_{(-3 \text{ dB})} = \sqrt{\frac{\text{GBW}}{2 \times \pi \times \text{R}_{(\text{FB})} \times \text{C}_{(\text{D})}}}$$
(2)

For single-supply applications, the +INx input can be biased with a positive DC voltage to allow the output to reach true zero when the photodiode is not exposed to any light, and respond without the added delay that results from coming out of the negative rail; this configuration is shown in Figure 31. This bias voltage appears across the photodiode, providing a reverse bias for faster operation.



Figure 31. Single-Supply Transimpedance Amplifier

For additional information, see the Compensate transimpedance amplifiers intuitively application report.

#### 8.2.1.2.2.1 Optimizing the Transimpedance Circuit

To achieve the best performance, select components according to the following guidelines:

- For lowest noise, select R<sub>(FB)</sub> to create the total required gain. Using a lower value for R<sub>(FB)</sub> and adding gain after the transimpedance amplifier generally produces poorer noise performance. The noise produced by R<sub>(FB)</sub> increases with the square-root of R<sub>(FB)</sub>, whereas the signal increases linearly. Therefore, signal-to-noise ratio improves when all the required gain is placed in the transimpedance stage.
- 2. Minimize photodiode capacitance and stray capacitance at the summing junction (inverting input). This capacitance causes the voltage noise of the op amp to amplify (increasing amplification at high frequency). Using a low-noise voltage source to reverse-bias a photodiode can significantly reduce the capacitance. Smaller photodiodes have lower capacitance. Use optics to concentrate light on a small photodiode.
- 3. Noise increases with increased bandwidth. Limit the circuit bandwidth to only that required. Use a capacitor across the R<sub>(FB)</sub> to limit bandwidth, even if not required for stability.
- 4. Circuit board leakage can degrade the performance of an otherwise well-designed amplifier. Clean the circuit board carefully. A circuit board guard trace that encircles the summing junction and is driven at the same voltage can help control leakage.

For additional information, see the *Noise analysis of FET transimpedance amplifiers* and *Noise analysis for high-speed op amps* application reports.

#### 8.2.1.3 Application Curve







#### 8.2.2 High-Impedance Sensor Interface

Many sensors have high source impedances that may range up to 10 M $\Omega$ , or even higher. The output signal of sensors often must be amplified or otherwise conditioned by means of an amplifier. The input bias current of this amplifier can load the sensor output and cause a voltage drop across the source resistance, as shown in Figure 33, where (V<sub>(+INx)</sub> = V<sub>S</sub> - I<sub>(BIAS)</sub> × R<sub>(S)</sub>). The last term, I<sub>(BIAS)</sub> × R<sub>(S)</sub>, shows the voltage drop across R<sub>(S)</sub>. To prevent errors introduced to the system as a result of this voltage, an op amp with very low input bias current must be used with high impedance sensors. This low current keeps the error contribution by I<sub>(BIAS)</sub> × R<sub>(S)</sub> less than the input voltage noise of the amplifier, so that the input voltage noise does not become the dominant noise factor. The OPA2356-EP op amp features very low input bias current (typically 200 fA) and is therefore a preferred choice for such applications.





Figure 33. Noise as a Result of I(BIAS)

#### 8.2.3 Driving ADCs

The OPA2356-EP op amps are designed for driving sampling analog-to-digital converters (ADCs) with sampling speeds up to 1 MSPS. The zero-crossover distortion input stage topology allows the OPA2356-EP to drive ADCs without degradation of differential linearity and THD.

The OPA2356-EP can be used to buffer the ADC switched input capacitance and resulting charge injection while providing signal gain. Figure 34 shows the OPA2356-EP configured to drive the ADS8326.



- (1) Suggested value; may require adjustment based on specific application.
- (2) Single-supply applications lose a small number of ADC codes near ground as a result of op amp output swing limitation. If a negative power supply is available, this simple circuit creates a -0.3-V supply to allow output swing to true ground potential.

#### Figure 34. Driving the ADS8326

#### 8.2.4 Active Filter

The OPA2356-EP is designed for active filter applications that require a wide bandwidth, fast slew rate, lownoise, single-supply operational amplifier. Figure 35 depicts a 500-kHz, second-order, low-pass filter using the multiple-feedback (MFB) topology. The components are selected to provide a maximally-flat Butterworth response. Beyond the cutoff frequency, roll-off is -40 dB/dec. The Butterworth response is preferred for applications requiring predictable gain characteristics, such as the anti-aliasing filter used in front of an ADC.

One point to observe when considering the MFB filter is that the output is inverted, relative to the input. If this inversion is not required, or not desired, a noninverting output can be achieved through one of the following options:

- 1. Adding an inverting amplifier,
- 2. Adding an additional second-order MFB stage,
- 3. Using a noninverting filter topology, such as the Sallen-Key (see Figure 36).

TEXAS INSTRUMENTS

www.ti.com.cn

MFB and Sallen-Key, low-pass and high-pass filter synthesis is quickly accomplished using TI's *FilterPro<sup>TM</sup>* program. This software is available as a free download at www.ti.com.



Figure 35. Second-Order Butterworth 500-kHz Low-Pass Filter



Figure 36. OPA2356-EP Configured as a Three-Pole, 20-kHz, Sallen-Key Filter



## 9 Power Supply Recommendations

The OPA2356-EP is specified for operation from 2.7 to 5.5 V ( $\pm$ 1.35 to  $\pm$ 2.75 V); many specifications apply from  $-55^{\circ}$ C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are shown in the *Typical Characteristics* section.

Place  $0.1-\mu F$  bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout Guidelines* section.

Power dissipation depends on power-supply voltage, signal, and load conditions. With DC signals, power dissipation is equal to the product of output current times the voltage across the conducting output transistor,  $V_S - V_O$ . Minimize power dissipation by using the lowest possible power-supply voltage required to ensure the required output voltage swing.

For resistive loads, the maximum power dissipation occurs at a DC output voltage of one-half the power-supply voltage. Dissipation with AC signals is lower.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, limit junction temperature to 150°C maximum. To estimate the margin of safety in a complete design, increase the ambient temperature to trigger the thermal protection at 160°C. The thermal protection must trigger more than 35°C above the maximum expected ambient condition of the application.

## 10 Layout

## 10.1 Layout Guidelines

Good high-frequency PC board layout techniques should be employed for the OPA2356-EP. Generous use of ground planes, short direct signal traces, and a suitable bypass capacitor located at the V+ pin assure clean, stable operation. Large areas of copper also provide a means of dissipating heat that is generated within the amplifier in normal operation.

Sockets are not recommended for use with any high-speed amplifier.

A 10- $\mu$ F ceramic bypass capacitor is the minimum recommended value; adding a 1- $\mu$ F or larger tantalum capacitor in parallel can be beneficial when driving a low-resistance load. Providing adequate bypass capacitance is essential to achieving very low harmonic and intermodulation distortion.

## 10.2 Layout Example



Figure 37. Example Layout

版权 © 2019, Texas Instruments Incorporated

TEXAS INSTRUMENTS



## 11 器件和文档支持

11.1 文档支持

11.1.1 相关文档

- 请参阅如下相关文档:
- 德州仪器 (TI), 《用直观方式补偿跨阻放大器》应用报告
- 德州仪器 (TI), 《FET 跨阻放大器噪声分析》应用报告
- 德州仪器 (TI), 《高速运算放大器噪声分析》应用报告
- 德州仪器 (TI), 《FilterPro™ 用户指南》

## 11.2 接收文档更新通知

要接收文档更新通知,请导航至 TI.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 11.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 商标

E2E is a trademark of Texas Instruments. FilterPro is a trademark of Texas Instruments Incorporated. All other trademarks are the property of their respective owners.

#### 11.5 静电放电警告

ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。



ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 11.6 术语表

## SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。



## 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更, 恕不另行通知, 且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。



## **PACKAGING INFORMATION**

| Orderable Device |        | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Draining           |      | <b>L</b> .J    | (2)             | (6)                           | (3)                 |              | (4/5)          |         |
| OPA2356MDGKREP   | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG                      | Level-3-260C-168 HR | -55 to 125   | AYIH           | Samples |
| OPA2356MDGKTEP   | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | NIPDAUAG                      | Level-3-260C-168 HR | -55 to 125   | AYIH           | Samples |
| V62/18609-01XE   | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | NIPDAUAG                      | Level-3-260C-168 HR | -55 to 125   | AYIH           | Samples |
| V62/18609-01XE-R | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG                      | Level-3-260C-168 HR | -55 to 125   | AYIH           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA2356MDGKREP              | VSSOP | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2356MDGKTEP              | VSSOP | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2356MDGKREP | VSSOP        | DGK             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA2356MDGKTEP | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |

## **DGK0008A**



## **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## DGK0008A

## **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

## **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司