



🕳 Sample &

🖥 Buy





Reference Design



OPA314, OPA2314, OPA4314

ZHCS183G - MAY 2011 - REVISED JUNE 2015

# OPAx314 3MHz、低功耗、低噪声、RRIO、1.8V CMOS

运算放大器

3 说明

#### 特性 1

- 低 In: 150µA/通道 •
- 宽电源电压: 1.8V 至 5.5V
- 低噪声: 1kHz 下为 14nV/√Hz
- 增益带宽: 3MHz
- 低输入偏置电流: 0.2pA
- 低偏移电压: 0.5mV .
- 单位增益稳定
- 内部射频/电磁干扰 (RF/EMI) 滤波器
- 扩展温度范围:
  - -40°C 至 125°C

# 2 应用范围

- 电池供电仪器: •
  - 消费类应用、工业应用、医疗应用
  - 笔记本电脑、便携式媒体播放器
- 光电二极管放大器
- 有源滤波器
- 远程感测
- 无线计量
- 手持测试设备

#### 电磁干扰抑制比 (EMIRR) 与频率间的关系



## OPA314 系列单通道、双通道和四通道运算放大器是 新一代低功耗、通用互补金属氧化物半导体 (CMOS) 放大器的典型代表。该器件系列将轨到轨输入和输出摆 幅、低静态电流(5 Vs时的典型值为 150µA)与 3MHz 高带宽和极低噪声(1kHz 时为 14nV/√Hz)相 结合, 广泛应用于 要求在成本和性能间达到良好平衡 的 电池供电应用。低输入偏置电流支持 源阻抗高达兆 欧级的 应用。

OPA314 器件采用稳健耐用的设计,方便电路设计人 员使用。该器件具有单位增益稳定的集成 RF/EMI 抑制 滤波器,在过驱条件下不会出现反相并且具有高静电放 电 (ESD) 保护(4kV 人体模型 (HBM))。

此类器件经过优化,适合在 1.8V (±0.9V) 至 5.5V (±2.75V) 的低电压状态下工作并可在 -40℃ 至 125℃ 的完全扩展温度范围内额定运行。

OPA314(单通道)采用 SC70-5 和小外形尺寸晶体管 (SOT)23-5 封装。OPA2314(双通道)采用小外形尺 寸 (SO)-8, 微型小外形尺寸 (MSOP)-8 和四方扁平无 引线 (DFN)-8 封装。四通道 OPA4314 采用薄型小外 形尺寸 (TSSOP)-14 封装。

| 器件信息の   |                           |                 |  |  |  |
|---------|---------------------------|-----------------|--|--|--|
| 器件型号    | 封装                        | 封装尺寸(标称值)       |  |  |  |
| OPA314  | SOT-23 (5)                | 2.90mm x 1.60mm |  |  |  |
| OFA314  | SC70 (5)                  | 2.00mm × 1.25mm |  |  |  |
|         | VSSOP (8)                 | 3.00mm x 3.00mm |  |  |  |
| OPA2314 | SOIC (8)                  | 4.90mm x 3.91mm |  |  |  |
|         | VSON (8)                  | 3.00mm × 3.00mm |  |  |  |
| OPA4314 | 薄型小外形尺寸封装<br>(TSSOP) (14) | 5.00mm x 4.40mm |  |  |  |

四加之上山(1)

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。



## OPA314, OPA2314, OPA4314

ZHCS183G-MAY 2011-REVISED JUNE 2015

# 目录

| 1 | 特性   |                                  | . 1 |
|---|------|----------------------------------|-----|
| 2 | 应用   | 范围                               | 1   |
| 3 | 说明   |                                  | . 1 |
| 4 | 修订   | 历史记录                             | 2   |
| 5 | Pin  | Configuration and Functions      | . 4 |
| 6 | Spe  | cifications                      | 6   |
|   | 6.1  | Absolute Maximum Ratings         | . 6 |
|   | 6.2  | ESD Ratings                      | . 6 |
|   | 6.3  | Recommended Operating Conditions | . 6 |
|   | 6.4  | Thermal Information: OPA314      | . 6 |
|   | 6.5  | Thermal Information: OPA2314     | . 7 |
|   | 6.6  | Thermal Information: OPA4314     | . 7 |
|   | 6.7  | Electrical Characteristics       | . 7 |
|   | 6.8  | Typical Characteristics          | . 9 |
| 7 | Deta | ailed Description                | 16  |
|   | 7.1  | Overview                         | 16  |
|   | 7.2  | Functional Block Diagram         | 16  |

|    | 7.3  | Feature Description        | 16 |
|----|------|----------------------------|----|
|    | 7.4  | Device Functional Modes    | 19 |
| 8  | Appl | ication and Implementation | 20 |
|    | 8.1  | Application Information    | 20 |
|    |      | Typical Application        |    |
| 9  | Pow  | er Supply Recommendations  | 24 |
| 10 | Layo | out                        | 25 |
|    | -    | Layout Guidelines          |    |
|    | 10.2 | Layout Example             | 25 |
| 11 | 器件   | 和文档支持                      | 26 |
|    | 11.1 | 器件支持                       | 26 |
|    | 11.2 | 相关链接                       | 26 |
|    | 11.3 | 社区资源                       | 26 |
|    | 11.4 | 商标                         | 26 |
|    | 11.5 | 静电放电警告                     | 26 |
|    | 11.6 | Glossary                   | 26 |
| 12 | 机械   | 、封装和可订购信息                  | 27 |
|    |      |                            |    |

# 4 修订历史记录

2

注: 之前版本的页码可能与当前版本有所不同。

| Changes from Revision F (April 2013) to Revision G                                                                                             | Page         |
|------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| • 已添加 ESD 额定值表,特性 描述 部分,器件功能模式,应用和实施部分,电源相关建议部分,布局部<br>档支持部分以及机械、封装和可订购信息部分                                                                    | 1            |
| • 已将修订历史记录移至第二页                                                                                                                                | 1            |
| Changes from Revision E (September 2012) to Revision F                                                                                         | Page         |
| • 已更改 文档标题 (删除了"超值系列")                                                                                                                         | 1            |
| Changes from Revision D (March 2012) to Revision E                                                                                             | Page         |
| • 己将"超值系列"添加至标题                                                                                                                                | 1            |
| Changes from Revision C (February 2012) to Revision D                                                                                          | Page         |
| <ul> <li>已更改 将产品状态从混合状态改为生产数据</li> <li>已删除 封装信息表中的底纹和脚注 2</li> </ul>                                                                           |              |
| Changes from Revision B (December 2011) to Revision C                                                                                          | Page         |
| -<br>• 已更改 第一项 特性 要点                                                                                                                           | 1            |
| • 己删除 封装信息表 OPA314 SOT23-5 行(DBV 封装)的底纹                                                                                                        | 1            |
| <ul> <li>Added OPA2314, OPA4314 to first two Power Supply, Quiescent current per amplifier parameter rows<br/>Characteristics table</li> </ul> |              |
| Added OPA314 Power Supply, Quiescent current per amplifier parameter row to Electrical Characteris                                             | stics table8 |

www.ti.com.cn



ZHCS183G - MAY 2011 - REVISED JUNE 2015

#### Changes from Revision A (August 2011) to Revision B

• 己删除 封装信息表 OPA2314 MSOP-8 行的底纹 ...... 1

#### Page



# 5 Pin Configuration and Functions



(1) Pitch: 0.65 mm.

(2) Connect thermal pad to V-. Pad size: 1.8 mm × 1.5 mm.

| Pin Functior | s: OPA314 |
|--------------|-----------|
|--------------|-----------|

|      | PIN |     | I/O | DESCRIPTION               |
|------|-----|-----|-----|---------------------------|
| NAME | DBV | DCK |     | DESCRIPTION               |
| +IN  | 3   | 1   | I   | Noninverting input        |
| –IN  | 4   | 3   | I   | Inverting input           |
| OUT  | 1   | 4   | 0   | Output                    |
| V+   | 5   | 5   | —   | Positive (highest) supply |
| V–   | 2   | 2   | —   | Negative (lowest) supply  |



#### INSTITUTE

#### www.ti.com.cn

### Pin Functions: OPA2314

| PIN   |     |     |   | I/O | DESCRIPTION               |
|-------|-----|-----|---|-----|---------------------------|
| NAME  | DRB | DGK | D |     | DESCRIPTION               |
| +IN A | 3   | 3   | 3 | I   | Noninverting input        |
| +IN B | 5   | 5   | 5 | I   | Noninverting input        |
| –IN A | 2   | 2   | 2 | I   | Inverting input           |
| –IN B | 6   | 6   | 6 | I   | Inverting input           |
| OUT A | 1   | 1   | 1 | 0   | Output                    |
| OUT B | 7   | 7   | 7 | 0   | Output                    |
| V+    | 8   | 8   | 8 | —   | Positive (highest) supply |
| V–    | 4   | 4   | 4 |     | Negative (lowest) supply  |

#### Pin Functions: OPA4314

| PIN   |     | 1/0 | DESCRIPTION               |
|-------|-----|-----|---------------------------|
| NAME  | NO. | I/O | DESCRIPTION               |
| +IN A | 3   | I   | Noninverting input        |
| +IN B | 5   | I   | Noninverting input        |
| +IN C | 10  | I   | Noninverting input        |
| +IN D | 12  | I   | Noninverting input        |
| –IN A | 2   | I   | Inverting input           |
| –IN B | 6   | I   | Inverting input           |
| –IN C | 9   | I   | Inverting input           |
| –IN D | 13  | I   | Inverting input           |
| OUT A | 1   | 0   | Output                    |
| OUT B | 7   | 0   | Output                    |
| OUT C | 8   | 0   | Output                    |
| OUT D | 14  | 0   | Output                    |
| V+    | 4   | —   | Positive (highest) supply |
| V–    | 11  | —   | Negative (lowest) supply  |

#### OPA314, OPA2314, OPA4314

ZHCS183G-MAY 2011-REVISED JUNE 2015



www.ti.com.cn

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range, unless otherwise noted.<sup>(1)</sup>

|                                                |                        | MIN        | MAX        | UNIT |
|------------------------------------------------|------------------------|------------|------------|------|
| Supply voltage                                 |                        |            | 7          | V    |
|                                                | Voltage <sup>(2)</sup> | (V–) – 0.5 | (V+) + 0.5 | V    |
| Signal input terminals                         | Current <sup>(2)</sup> | -10        | 10         | mA   |
| Output short-circuit <sup>(3)</sup> Continuous |                        | nuous      | mA         |      |
| Operating temperature,                         | Γ <sub>Α</sub>         | -40        | 150        | °C   |
| Junction temperature, T                        |                        |            |            | °C   |
| Storage temperature, Ts                        | g                      | -65        | 150        | °C   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.

(3) Short-circuit to ground, one amplifier per package.

## 6.2 ESD Ratings

|                    |                         |                                                                          | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>        | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{(2)}$ | ±1000 | V    |
|                    |                         | Machine model (MM)                                                       | ±200  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                               | MIN        | NOM MAX     | UNIT |
|----------------|-------------------------------|------------|-------------|------|
| Vs             | Supply voltage                | 1.8 (±0.9) | 5.5 (±2.75) | V    |
| T <sub>A</sub> | Ambient operating temperature | -40        | 125         | °C   |

#### 6.4 Thermal Information: OPA314

|                       |                                              |             | OPA314     |              |      |
|-----------------------|----------------------------------------------|-------------|------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT23) | DCK (SC70) | DRL (SOT553) | UNIT |
|                       |                                              | 5 PINS      | 5 PINS     | 5 PINS       |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 228.5       | 281.4      | 208.1        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance     | 99.1        | 91.6       | 0.1          | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 54.6        | 59.6       | 42.4         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 7.7         | 1.5        | 0.5          | °C/W |
| $\psi_{JB}$           | Junction-to-board characterization parameter | 53.8        | 58.8       | 42.2         | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Thermal Information: OPA2314

|                       |                                              |        | OPA2314    |           |      |  |  |  |  |
|-----------------------|----------------------------------------------|--------|------------|-----------|------|--|--|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SO) | DGK (MSOP) | DRB (DFN) | UNIT |  |  |  |  |
|                       |                                              | 8 PINS | 8 PINS     | 8 PINS    |      |  |  |  |  |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 138.4  | 191.2      | 53.8      | °C/W |  |  |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance     | 89.5   | 61.9       | 69.2      | °C/W |  |  |  |  |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 78.6   | 111.9      | 20.1      | °C/W |  |  |  |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 29.9   | 5.1        | 3.8       | °C/W |  |  |  |  |
| $\psi_{JB}$           | Junction-to-board characterization parameter | 78.1   | 110.2      | 11.6      | °C/W |  |  |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.6 Thermal Information: OPA4314

|                       |                                              | OPA      | OPA4314    |      |  |  |  |  |
|-----------------------|----------------------------------------------|----------|------------|------|--|--|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | PW (TSSOP) | UNIT |  |  |  |  |
|                       |                                              | 14 PINS  | 14 PINS    |      |  |  |  |  |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 93.2     | 121        | °C/W |  |  |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance     | 51.8     | 49.4       | °C/W |  |  |  |  |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         | 49.4     | 62.8       | °C/W |  |  |  |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 13.5     | 5.9        | °C/W |  |  |  |  |
| $\psi_{JB}$           | Junction-to-board characterization parameter | 42.2     | 62.2       | °C/W |  |  |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.7 Electrical Characteristics

 $V_{S}$  = 1.8 V to 5.5 V; At  $T_{A}$  = 25 °C,  $R_{L}$  = 10 k $\Omega$  connected to  $V_{S}/2$ ,  $V_{CM}$  =  $V_{S}/2$ , and  $V_{OUT}$  =  $V_{S}/2$ , unless otherwise noted.<sup>(1)</sup>

|                      | PARAMETER                             | TEST CONDITIONS                                                                       |               | T <sub>A</sub> = 25 °C |               | T <sub>A</sub> = - | 25°C | UNIT |              |
|----------------------|---------------------------------------|---------------------------------------------------------------------------------------|---------------|------------------------|---------------|--------------------|------|------|--------------|
|                      | PARAMETER                             | TEST CONDITIONS                                                                       | MIN           | TYP                    | MAX           | MIN                | TYP  | MAX  | UNIT         |
| OFFSET               | VOLTAGE                               |                                                                                       |               |                        |               |                    |      |      |              |
| V <sub>OS</sub>      | Input offset voltage                  | $V_{CM} = (V_{S}+) - 1.3 V$                                                           |               | 0.5                    | 2.5           |                    |      |      | mV           |
| dV <sub>OS</sub> /dT | vs Temperature                        |                                                                                       |               |                        |               |                    | 1    |      | µV/°C        |
| PSRR                 | vs power supply                       | V <sub>CM</sub> = (V <sub>S</sub> +) – 1.3 V                                          | 78            | 92                     |               |                    |      |      | dB           |
|                      | Over temperature                      |                                                                                       |               |                        |               | 74                 |      |      | dB           |
|                      | Channel separation, DC                | At DC                                                                                 |               | 10                     |               |                    |      |      | μV/V         |
| INPUT VO             | OLTAGE RANGE                          |                                                                                       |               |                        |               |                    |      |      |              |
| V <sub>CM</sub>      | Common-mode voltage range             |                                                                                       | (V–) –<br>0.2 |                        | (V+) +<br>0.2 |                    |      |      | V            |
| CMRR                 | Common-mode rejection                 | $V_{\rm S}$ = 1.8 V to 5.5 V, (V_{S}-) – 0.2 V < V_{CM} < (V_{S}+) – 1.3 V            | 75            | 96                     |               |                    |      |      | dB           |
|                      | ratio                                 | $V_{S}$ = 5.5 V, $V_{CM}$ = –0.2 V to 5.7 $V^{(2)}$                                   | 66            | 80                     |               |                    |      |      | dB           |
|                      |                                       | $V_{S} = 1.8 \text{ V}, (V_{S}-) - 0.2 \text{ V} < V_{CM} < (V_{S}+) - 1.3 \text{ V}$ |               |                        |               | 70                 | 86   |      | dB           |
|                      | Over temperature                      | $V_{S} = 5.5 \text{ V}, (V_{S}-) - 0.2 \text{ V} < V_{CM} < (V_{S}+) - 1.3 \text{ V}$ |               |                        |               | 73                 | 90   |      | dB           |
|                      |                                       | $V_{S}$ = 5.5 V, $V_{CM}$ = –0.2 V to 5.7 $V^{(2)}$                                   |               |                        |               | 60                 |      |      | dB           |
| INPUT BI             | AS CURRENT                            |                                                                                       |               |                        |               |                    |      |      |              |
| I <sub>B</sub>       | Input bias current                    |                                                                                       |               | ±0.2                   | ±10           |                    |      |      | pА           |
|                      | Over temperature                      |                                                                                       |               |                        |               |                    |      | ±600 | pА           |
| I <sub>OS</sub>      | Input offset current                  |                                                                                       |               | ±0.2                   | ±10           |                    |      |      | pА           |
|                      | Over temperature                      |                                                                                       |               |                        |               |                    |      | ±600 | pА           |
| NOISE                |                                       |                                                                                       |               |                        |               |                    |      |      |              |
|                      | Input voltage noise<br>(peak-to-peak) | f = 0.1 Hz to 10 Hz                                                                   |               | 5                      |               |                    |      |      | $\mu V_{PP}$ |

(1) Parameters with minimum or maximum specification limits are 100% production tested at +25°C, unless otherwise noted. Over temperature limits are based on characterization and statistical analysis.

(2) Specified by design and characterization; not production tested.

#### OPA314, OPA2314, OPA4314

ZHCS183G - MAY 2011 - REVISED JUNE 2015

www.ti.com.cn

### **Electrical Characteristics (continued)**

|                 |                                                  | TEAT CONDITIONS                                                                           | T <sub>A</sub> = 25 °C |        |     | T <sub>A</sub> = | 40°C to 12 | 25°C | UNIT   |
|-----------------|--------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------|--------|-----|------------------|------------|------|--------|
|                 | PARAMETER                                        | TEST CONDITIONS                                                                           | MIN                    | TYP    | MAX | MIN              | TYP        | MAX  | UNIT   |
|                 | Input voltage noise                              | f = 10 kHz                                                                                |                        | 13     |     |                  |            |      | nV/√Hz |
| e <sub>n</sub>  | density                                          | f = 1 kHz                                                                                 |                        | 14     |     |                  |            |      | nV/√Hz |
| i <sub>n</sub>  | Input current noise density                      | f = 1 kHz                                                                                 |                        | 5      |     |                  |            |      | fA/√Hz |
| INPUT C         | APACITANCE                                       |                                                                                           |                        |        |     |                  |            |      |        |
| c               | Differential                                     | $V_{S} = 5 V$                                                                             |                        | 1      |     |                  |            |      | pF     |
| C <sub>IN</sub> | Common-mode                                      | $V_{S} = 5 V$                                                                             |                        | 5      |     |                  |            |      | pF     |
| OPEN-LC         | OP GAIN                                          |                                                                                           |                        |        |     |                  |            |      |        |
|                 |                                                  | $V_{S}$ = 1.8 V, 0.2 V < $V_{O}$ < (V+) $-$ 0.2 V, $R_{L}$ = 10 $k\Omega$                 | 90                     | 115    |     |                  |            |      | dB     |
| ٨               | Open leep veltage gain                           | $V_{S}$ = 5.5 V, 0.2 V < $V_{O}$ < (V+) $-$ 0.2 V, $R_{L}$ = 10 $k\Omega$                 | 100                    | 128    |     |                  |            |      | dB     |
| A <sub>OL</sub> | Open-loop voltage gain                           | $V_{\rm S}$ = 1.8 V, 0.5 V < $V_{\rm O}$ < (V+) – 0.5 V, $R_{\rm L}$ = 2 $k\Omega^{(2)}$  | 90                     | 100    |     |                  |            |      | dB     |
|                 |                                                  | $V_{S}$ = 5.5 V, 0.5 V < $V_{O}$ < (V+) – 0.5 V, $R_{L}$ = 2 $k\Omega^{(2)}$              | 94                     | 110    |     |                  |            |      | dB     |
|                 | Over temperature                                 | $V_{\rm S}$ = 5.5 V, 0.2 V < $V_{\rm O}$ < (V+) – 0.2 V, ${\rm R_L}$ = 10 ${\rm k}\Omega$ |                        |        |     | 90               | 110        |      | dB     |
|                 |                                                  | $V_{S}$ = 5.5 V, 0.5 V < $V_{O}$ < (V+) $-$ 0.2 V, $R_{L}$ = 2 k $\Omega$                 |                        |        |     |                  | 100        |      | dB     |
|                 | Phase margin                                     | $V_S=5~V,~G=1,~R_L=10~k\Omega$                                                            |                        | 65     |     |                  |            |      | 0      |
| FREQUE          | NCY RESPONSE                                     |                                                                                           |                        |        |     |                  |            |      |        |
| GBW             | Gain-bandwidth product                           | $V_S$ = 1.8 V, $R_L$ = 10 k\Omega, $C_L$ = 10 pF                                          |                        | 2.7    |     |                  |            |      | MHz    |
| OBW             |                                                  | $V_S = 5 \text{ V}, \text{ R}_L = 10 \text{ k}\Omega, \text{ C}_L = 10 \text{ pF}$        |                        | 3      |     |                  |            |      | MHz    |
| SR              | Slew rate <sup>(3)</sup>                         | V <sub>S</sub> = 5 V, G = 1                                                               |                        | 1.5    |     |                  |            |      | V/µs   |
| te              | Settling time                                    | To 0.1%, $V_S$ = 5 V, 2-V step , G = 1                                                    |                        | 2.3    |     |                  |            |      | μs     |
| t <sub>S</sub>  |                                                  | To 0.01%, $V_{S}$ = 5 V, 2-V step , G = 1                                                 |                        | 3.1    |     |                  |            |      | μs     |
|                 | Overload recovery time                           | $V_S = 5 V, V_{IN} \times Gain > V_S$                                                     |                        | 5.2    |     |                  |            |      | μs     |
| THD+N           | Total harmonic distortion + noise <sup>(4)</sup> | $V_{S}$ = 5 V, $V_{O}$ = 1 $V_{RMS},$ G = +1, f = 1 kHz, $R_{L}$ = 10 k $\Omega$          |                        | 0.001% |     |                  |            |      |        |
| OUTPUT          |                                                  |                                                                                           |                        |        |     |                  |            |      |        |
|                 |                                                  | $V_{S}$ = 1.8 V, $R_{L}$ = 10 k $\Omega$                                                  |                        | 5      | 15  |                  |            |      | mV     |
| Vo              | Voltage output swing                             | $V_S=5.5~V,~R_L=10~k\Omega$                                                               |                        | 5      | 20  |                  |            |      | mV     |
| •0              | from supply rails                                | $V_{S}$ = 1.8 V, $R_{L}$ = 2 k $\Omega$                                                   |                        | 15     | 30  |                  |            |      | mV     |
|                 |                                                  | $V_{S} = 5.5 \text{ V}, \text{ R}_{L} = 2 \text{ k}\Omega$                                |                        | 22     | 40  |                  |            |      | mV     |
|                 | Over temperature                                 | $V_{S}$ = 5.5 V, $R_{L}$ = 10 k $\Omega$                                                  |                        |        |     |                  |            | 30   | mV     |
|                 | Over temperature                                 | $V_{S}$ = 5.5 V, $R_{L}$ = 2 k $\Omega$                                                   |                        |        |     |                  | 60         |      | mV     |
| I <sub>SC</sub> | Short-circuit current                            | $V_{S} = 5 V$                                                                             |                        | ±20    |     |                  |            |      | mA     |
| Ro              | Open-loop output<br>impedance                    | V <sub>S</sub> = 5.5 V, f = 100 Hz                                                        |                        | 570    |     |                  |            |      | Ω      |
| POWER           | SUPPLY                                           |                                                                                           |                        |        |     |                  |            |      |        |
| Vs              | Specified voltage range                          |                                                                                           | 1.8                    |        | 5.5 |                  |            |      | V      |
|                 | Quiescent current per                            | OPA314, OPA2314, OPA4314, $\rm V_S$ = 1.8 V, $\rm I_O$ = 0 mA                             |                        | 130    | 180 |                  |            |      | μA     |
| Ι <sub>Q</sub>  | amplifier                                        | OPA2314, OPA4314, $V_{S} = 5 V$ , $I_{O} = 0 mA$                                          |                        | 150    | 190 |                  |            |      | μA     |
|                 |                                                  | OPA314, V <sub>S</sub> = 5 V, I <sub>O</sub> = 0 mA                                       |                        | 150    | 210 |                  |            |      | μA     |
|                 | Over temperature                                 | $V_{S} = 5 \text{ V}, I_{O} = 0 \text{ mA}$                                               |                        |        |     |                  |            | 220  | μA     |
|                 | Power-on time                                    | $V_{S} = 0 V \text{ to } 5 V$ , to 90% $I_{Q}$ level                                      |                        | 44     |     |                  |            |      | μs     |
| TEMPER          | ATURE                                            | '                                                                                         |                        |        |     |                  |            |      |        |
|                 | Specified range                                  |                                                                                           | -40                    |        | 125 |                  |            |      | °C     |
|                 | Operating range                                  |                                                                                           | -40                    |        | 150 |                  |            |      | °C     |

Signifies the slower value of the positive or negative slew rate. Third-order filter; bandwidth = 80 kHz at -3 dB. (3)

(4)



# **Electrical Characteristics (continued)**

| $V_{s}$ = 1.8 V to 5.5 V; At $T_{A}$ = 25 °C, $R_{L}$ = 10 k $\Omega$ connected to $V_{s}/2$ , $V_{CM}$ = $V_{s}/2$ , and $V_{OUT}$ = $V_{s}/2$ , unless otherwise noted. <sup>(1)</sup> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

| PARAMETER     | TEST CONDITIONS | Т   | A = 25 °C |     | T <sub>A</sub> = -40°C to 125°C |     |     | UNIT |
|---------------|-----------------|-----|-----------|-----|---------------------------------|-----|-----|------|
| PARAMETER     | TEST CONDITIONS | MIN | TYP       | MAX | MIN                             | TYP | MAX |      |
| Storage range |                 | -65 |           | 150 |                                 |     |     | °C   |

# 6.8 Typical Characteristics

#### **Table 1. Characteristic Performance Measurements**

| TITLE                                                                      | FIGURE    |  |  |  |  |
|----------------------------------------------------------------------------|-----------|--|--|--|--|
| Open-Loop Gain and Phase vs Frequency                                      | Figure 1  |  |  |  |  |
| Open-Loop Gain vs Temperature                                              | Figure 2  |  |  |  |  |
| Quiescent Current vs Supply Voltage                                        | Figure 3  |  |  |  |  |
| Quiescent Current vs Temperature                                           | Figure 4  |  |  |  |  |
| Offset Voltage Production Distribution                                     | Figure 5  |  |  |  |  |
| Offset Voltage Drift Distribution                                          | Figure 6  |  |  |  |  |
| Offset Voltage vs Common-Mode Voltage (Maximum Supply)                     | Figure 7  |  |  |  |  |
| Offset Voltage vs Temperature                                              | Figure 8  |  |  |  |  |
| CMRR and PSRR vs Frequency (RTI)                                           | Figure 9  |  |  |  |  |
| CMRR and PSRR vs Temperature                                               | Figure 10 |  |  |  |  |
| 0.1-Hz to 10-Hz Input Voltage Noise (5.5 V)                                | Figure 11 |  |  |  |  |
| Input Voltage Noise Spectral Density vs Frequency (1.8 V, 5.5 V)           | Figure 12 |  |  |  |  |
| Input Voltage Noise vs Common-Mode Voltage (5.5 V)                         | Figure 13 |  |  |  |  |
| Input Bias and Offset Current vs Temperature                               | Figure 14 |  |  |  |  |
| Open-Loop Output Impedance vs Frequency                                    | Figure 15 |  |  |  |  |
| Maximum Output Voltage vs Frequency and Supply Voltage                     | Figure 16 |  |  |  |  |
| Output Voltage Swing vs Output Current (over Temperature)                  | Figure 17 |  |  |  |  |
| Closed-Loop Gain vs Frequency, G = 1, -1, 10 (1.8 V)                       | Figure 18 |  |  |  |  |
| Closed-Loop Gain vs Frequency, $G = 1, -1, 10$ (5.5 V)                     | Figure 19 |  |  |  |  |
| Small-Signal Overshoot vs Load Capacitance                                 | Figure 20 |  |  |  |  |
| Small-Signal Step Response, Noninverting (1.8 V)                           | Figure 21 |  |  |  |  |
| Small-Signal Step Response, Noninverting ( 5.5 V)                          | Figure 22 |  |  |  |  |
| Large-Signal Step Response, Noninverting (1.8 V)                           | Figure 23 |  |  |  |  |
| Large-Signal Step Response, Noninverting ( 5.5 V)                          | Figure 24 |  |  |  |  |
| Positive Overload Recovery                                                 | Figure 25 |  |  |  |  |
| Negative Overload Recovery                                                 | Figure 26 |  |  |  |  |
| No Phase Reversal                                                          | Figure 27 |  |  |  |  |
| Channel Separation vs Frequency (Dual)                                     | Figure 28 |  |  |  |  |
| THD+N vs Amplitude (G = 1, 2 k $\Omega$ , 10 k $\Omega$ )                  | Figure 29 |  |  |  |  |
| THD+N vs Amplitude (G = $-1$ , 2 k $\Omega$ , 10 k $\Omega$ )              | Figure 30 |  |  |  |  |
| THD+N vs Frequency (0.5 $V_{RMS}$ , G = +1, 2 k $\Omega$ , 10 k $\Omega$ ) | Figure 31 |  |  |  |  |
| EMIRR                                                                      | Figure 32 |  |  |  |  |

### At $T_A = 25^{\circ}C$ , $R_L = 10 \text{ k}\Omega$ connected to $V_S/2$ , $V_{CM} = V_S/2$ , and $V_{OUT} = V_S/2$ , unless otherwise noted.







OPA314, OPA2314, OPA4314

20

18

16

14

12

10

100k

10k

1k

Output Impedance (Ω)

0 0.5 1 1.5 2 2.5

 $V_{S} = \pm 0.9 V$ 

3 3.5

Voltage Noise (nV/VHz)

ZHCS183G-MAY 2011-REVISED JUNE 2015

V<sub>S</sub> = ±2.75 V

f = 1 kHz



XAS

STRUMENTS



Figure 16. Maximum Output Voltage vs Frequency and Supply Voltage







Copyright © 2011–2015, Texas Instruments Incorporated

**OPA314, OPA2314, OPA4314** ZHCS183G – MAY 2011 – REVISED JUNE 2015 TEXAS INSTRUMENTS

www.ti.com.cn

#### At T<sub>A</sub> = 25°C, R<sub>L</sub> = 10 k $\Omega$ connected to V<sub>S</sub>/2, V<sub>CM</sub> = V<sub>S</sub>/2, and V<sub>OUT</sub> = V<sub>S</sub>/2, unless otherwise noted.









## 7 Detailed Description

### 7.1 Overview

The OPA314 is a family of low-power, rail-to-rail input and output operational amplifiers specifically designed for portable applications. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving  $\leq$  10-k $\Omega$  loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails, and allows the OPA314 series to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes them ideal for driving sampling analog-to-digital converters (ADCs).

The OPA314 features 3-MHz bandwidth and 1.5-V/ $\mu$ s slew rate with only 150- $\mu$ A supply current per channel, providing good AC performance at very low power consumption. DC applications are also well served with a very low input noise voltage of 14 nV/ $\sqrt{Hz}$  at 1 kHz, low input bias current (0.2 pA), and an input offset voltage of 0.5 mV (typical).

### 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Operating Voltage

The OPA314 series operational amplifiers are fully specified and ensured for operation from 1.8 V to 5.5 V. In addition, many specifications apply from  $-40^{\circ}$ C to 125°C. Parameters that vary significantly with operating voltages or temperature are shown in the *Typical Characteristics* graphs. Power-supply pins should be bypassed with 0.01-µF ceramic capacitors.



#### **Feature Description (continued)**

#### 7.3.2 Rail-to-Rail Input

The input common-mode voltage range of the OPA314 series extends 200 mV beyond the supply rails. This performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair, as shown in Figure 33. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.3 V to 200 mV above the positive supply, while the P-channel pair is on for inputs from 200 mV below the negative supply to approximately (V+) - 1.3 V. There is a small transition region, typically (V+) - 1.4 V to (V+) - 1.2 V, in which both pairs are on. This 200-mV transition region can vary up to 300 mV with process variation. Thus, the transition region (both stages on) can range from (V+) - 1.7 V to (V+) - 1.5 V on the low end, up to (V+) - 1.1 V to (V+) - 0.9 V on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD may be degraded compared to device operation outside this region.



Figure 33. Simplified Schematic

#### 7.3.3 Input and ESD Protection

The OPA314 family incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA as stated in the *Absolute Maximum Ratings*. Figure 34 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value should be kept to a minimum in noise-sensitive applications.



Figure 34. Input Current Protection

ZHCS183G-MAY 2011-REVISED JUNE 2015

Texas

www.ti.com.cn

### Feature Description (continued)

### 7.3.4 Common-Mode Rejection Ratio (CMRR)

CMRR for the OPA314 is specified in several ways so the best match for a given application may be used; see the *Electrical Characteristics*. First, the CMRR of the device in the common-mode range below the transition region  $[V_{CM} < (V+) - 1.3 V]$  is given. This specification is the best indicator of the capability of the device when the application requires use of one of the differential input pairs. Second, the CMRR over the entire common-mode range is specified at ( $V_{CM} = -0.2 V$  to 5.7 V). This last value includes the variations seen through the transition region (see Figure 7).

#### 7.3.5 EMI Susceptibility and Input Filtering

Operational amplifiers vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If conducted EMI enters the operational amplifier, the DC offset observed at the amplifier output may shift from its nominal value while EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. While all operational amplifier pin functions can be affected by EMI, the signal input pins are likely to be the most susceptible. The OPA314 operational amplifier family incorporate an internal input low-pass filter that reduces the amplifiers response to EMI. Both common-mode and differential mode filtering are provided by this filter. The filter is designed for a cutoff frequency of approximately 80 MHz (–3 dB), with a roll-off of 20 dB per decade.

Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. The EMI rejection ratio (EMIRR) metric allows operational amplifiers to be directly compared by the EMI immunity. Figure 32 illustrates the results of this testing on the OPAx314. Detailed information can also be found in the application report, *EMI Rejection Ratio of Operational Amplifiers* (SBOA128), available for download from www.ti.com.

#### 7.3.6 Rail-to-Rail Output

Designed as a micro-power, low-noise operational amplifier, the OPA314 delivers a robust output drive capability. A class AB output stage with common-source transistors is used to achieve full rail-to-rail output swing capability. For resistive loads up to 10 k $\Omega$ , the output swings typically to within 5 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails; refer to *Figure 17*.

#### 7.3.7 Capacitive Load and Stability

The OPA314 is designed to be used in applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the OPA314 can become unstable. The particular operational amplifiers circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain (+1-V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive load up to approximately 1 nF. The equivalent series resistance (ESR) of some very large capacitors ( $C_L$  greater than 1  $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See Figure 20.

One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor, typically 10  $\Omega$  to 20  $\Omega$ , in series with the output, as shown in Figure 35. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.



**OPA314, OPA2314, OPA4314** ZHCS183G – MAY 2011 – REVISED JUNE 2015

#### www.ti.com.cn

#### Feature Description (continued)



Figure 35. Improving Capacitive Load Drive

#### 7.4 Device Functional Modes

The OPA2314 device is powered on when the supply is connected. The device can be operated as a singlesupply operational amplifier or a dual-supply amplifier, depending on the application.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The OPA2314 device is a low-power, rail-to-rail input and output operational amplifier specifically designed for portable applications. The device operates from 1.8 V to 5.5 V, is unity-gain stable, and suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving  $\leq$  10-k $\Omega$  loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails, and allows the OPA2314 device to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes the device ideal for driving sampling analog-to-digital converters (ADCs).

The OPA2314 device features a 3-MHz bandwidth and 1.5-V/ $\mu$ s slew rate with only 150- $\mu$ A supply current per channel, providing good AC performance at very low power consumption. DC applications are also well served with a very-low input noise voltage of 14 nV/ $\sqrt{Hz}$  at 1 kHz, low-input bias current (0.2 pA), and an input offset voltage of 0.5 mV (typical).

#### 8.1.1 General Configurations

When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting terminal of the amplifier, as Figure 36 shows.



 $\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$ 



If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter can be used for this task, as Figure 37 shows. For best results, the amplifier should have a bandwidth that is eight to 10 times the filter frequency bandwidth. Failure to follow this guideline can result in phase shift of the amplifier.



#### **Application Information (continued)**



Figure 37. Two-Pole Low-Pass Sallen-Key Filter

#### 8.1.2 Capacitive Load and Stability

The OPA2314 device is designed to be used in applications where driving a capacitive load is required. As with all op-amps, specific instances can occur where the OPA2314 device can become unstable. The particular op-amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An op-amp in the unity-gain (1 V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the op-amp output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. When operating in the unity-gain configuration, the OPA2314 device remains stable with a pure capacitive load up to approximately 1 nF. The equivalent series resistance (ESR) of some very large capacitors ( $C_L$  greater than 1  $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See the graph, *Figure 20*.

One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor, typically 10  $\Omega$  to 20  $\Omega$ , in series with the output, as shown in Figure 38. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.



Figure 38. Improving Capacitive Load Drive

#### OPA314, OPA2314, OPA4314

ZHCS183G-MAY 2011-REVISED JUNE 2015



#### 8.2 Typical Application

Some applications require differential signals. Figure 39 shows a simple circuit to convert a single-ended input of 0.1 V to 2.4 V into a differential output of ±2.3 V on a single 2.7-V supply. The output range is intentionally limited to maximize linearity. The circuit is composed of two amplifiers. One amplifier functions as a buffer and creates a voltage,  $V_{OUT+}$ . The second amplifier inverts the input and adds a reference voltage to generate  $V_{OUT-}$ . Both  $V_{OUT+}$  and  $V_{OUT-}$  range from 0.1 V to 2.4 V. The difference,  $V_{DIFF}$ , is the difference between  $V_{OUT+}$  and  $V_{OUT-}$ . This makes the differential output voltage range 2.3 V.



Figure 39. Schematic for a Single-Ended Input to Differential Output Conversion

#### 8.2.1 Design Requirements

The design requirements are as follows:

- Supply voltage: 2.7 V
- Reference voltage: 2.5 V
- Input: 0.1 V to 2.4 V
- Output differential: ±2.3 V
- Output common-mode voltage: 1.25 V
- Small-signal bandwidth: 1 MHz

#### 8.2.2 Detailed Design Procedure

The circuit in Figure 39 takes a single-ended input signal,  $V_{IN}$ , and generates two output signals,  $V_{OUT+}$  and  $V_{OUT-}$  using two amplifiers and a reference voltage,  $V_{REF}$ .  $V_{OUT+}$  is the output of the first amplifier and is a buffered version of the input signal,  $V_{IN}$  (as shown in Equation 1).  $V_{OUT-}$  is the output of the second amplifier which uses  $V_{REF}$  to add an offset voltage to  $V_{IN}$  and feedback to add inverting gain. The transfer function for  $V_{OUT-}$  is given in Equation 2.

$$V_{OUT+} = V_{IN}$$

$$V_{OUT-} = V_{REF} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) - V_{IN} \times \frac{R_2}{R_1}$$
(2)



#### **Typical Application (continued)**

The differential output signal,  $V_{DIFF}$ , is the difference between the two single-ended output signals,  $V_{OUT+}$  and  $V_{OUT-}$ . Equation 3 shows the transfer function for  $V_{DIFF}$ . By applying the conditions that  $R_1 = R_2$  and  $R_3 = R_4$ , the transfer function is simplified into Equation 6. Using this configuration, the maximum input signal is equal to the reference voltage and the maximum output of each amplifier is equal to  $V_{REF}$ . The differential output range is 2 x  $V_{REF}$ . Furthermore, the common-mode voltage is one half of  $V_{REF}$  (see Equation 7).

$$V_{\text{DIFF}} = V_{\text{OUT+}} - V_{\text{OUT-}} = V_{\text{IN}} \times \left(1 + \frac{R_2}{R_1}\right) - V_{\text{REF}} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right)$$
(3)

$$V_{OUT+} = V_{IN} \tag{4}$$

$$V_{OUT-} = V_{REF} - V_{IN}$$

$$V_{DIFF} = 2 \times V_{IN} - V_{RFF}$$
(5)
(6)

$$V_{CM} = \left(\frac{V_{OUT+} + V_{OUT-}}{2}\right) = \frac{1}{2}V_{REF}$$
(7)

#### 8.2.2.1 Amplifier Selection

Linearity over the input range is key for good dc accuracy. The common-mode input range and output swing limitations determine the linearity. In general, an amplifier with rail-to-rail input and output swing is required. Bandwidth is a key concern for this design, so the OPA2314-Q1 device is selected because its bandwidth is greater than the target of 1 MHz. The bandwidth and power ratio makes this device power efficient and the low offset and drift ensure good accuracy for moderate precision applications.

#### 8.2.2.2 Passive Component Selection

Because the transfer function of Vout– is heavily reliant on resistors ( $R_1$ ,  $R_2$ ,  $R_3$ , and  $R_4$ ), use resistors with low tolerances to maximize performance and minimize error. This design uses resistors with resistance values of 49.9 k $\Omega$  and tolerances of 0.1%. However, if the noise of the system is a key parameter, smaller resistance values (6 k $\Omega$  or lower) can be selected to keep the overall system noise low. This ensures that the noise from the resistors is lower than the amplifier noise.



#### 8.2.3 Application Curves

#### OPA314, OPA2314, OPA4314

ZHCS183G-MAY 2011-REVISED JUNE 2015



EXAS

#### **Typical Application (continued)**



## 9 Power Supply Recommendations

The OPA2314-Q1 device is specified for operation from 1.8 V to 5.5 V ( $\pm$ 0.9 V to  $\pm$ 2.75 V); many specifications apply from –40°C to 125°C. The *Typical Characteristics* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### CAUTION

Supply voltages larger than 7 V can permanently damage the device (see the *Absolute Maximum Ratings* ).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout Guidelines* section.



## 10 Layout

#### **10.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing lowimpedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most
  effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to
  ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to
  physically separate digital and analog grounds, paying attention to the flow of the ground current. For
  more detailed information, refer to *Circuit Board Layout Techniques*, SLOA089.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in Figure 43.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

#### **10.2 Layout Example**



(Schematic Representation)



Figure 43. Operational Amplifier Board Layout for Noninverting Configuration

ZHCS183G-MAY 2011-REVISED JUNE 2015

TEXAS INSTRUMENTS

www.ti.com.cn

### 11 器件和文档支持

11.1 器件支持

11.1.1 器件命名规则

#### 11.1.1.1 双边扁平无引线 (DFN) 封装

OPA2314(双通道版本)使用 DFN 类型封装(也称为小外形尺寸无引线(SON)封装);这个封装是只在封装底部两侧有接触点的四方扁平无引线(QFN)封装。这个无引线封装大大增加了印刷电路板(PCB)尺寸并且通过一个外露散热垫来提高散热和电气特性。DFN 封装的一个主要优势是其 0.9mm 的低高度。DFN 封装物理尺寸小,具有更小的走线面积、改进的散热性能、减少的电气寄生,并且使用一个与其它诸如小外形尺寸(SO)和微型小外形尺寸(MSOP)等常见封装一致的引脚分配机制。此外,无外部引线也消除了引线弯曲问题的出现。

DFN 封装可使用标准 PCB 组装技巧轻松安装。请参见应用手册《QFN/SON PCB 附件》(文献编 号: SLUA271)和应用报告《四方扁平无引线逻辑封装》(文献编号: SCBA017)。以上文献均可从 www.ti.com 下载。

#### 注 DFN 封装底部的外露引线框下垫板应该被连接至最低负电压 (V-)。

#### 11.2 相关链接

以下表格列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买 链接。

| 器件      | 产品文件夹 | 样片与购买 | 技术文章  | 工具与软件 | 支持与社区 |
|---------|-------|-------|-------|-------|-------|
| OPA314  | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| OPA2314 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| OPA4314 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

#### 表 2. 相关链接

#### 11.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损 伤。

#### 11.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对 本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| OPA2314AID       | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | O2314                   | Samples |
| OPA2314AIDGK     | ACTIVE        | VSSOP        | DGK                | 8    | 80             | RoHS & Green    | NIPDAUAG                      | Level-2-260C-1 YEAR  | -40 to 125   | OCPQ                    | Samples |
| OPA2314AIDGKR    | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG   SN                 | Level-2-260C-1 YEAR  | -40 to 125   | OCPQ                    | Samples |
| OPA2314AIDR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | O2314                   | Samples |
| OPA2314AIDRBR    | ACTIVE        | SON          | DRB                | 8    | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | QXY                     | Samples |
| OPA2314AIDRBT    | ACTIVE        | SON          | DRB                | 8    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | QXY                     | Samples |
| OPA314AIDBVR     | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | RAZ                     | Samples |
| OPA314AIDBVT     | ACTIVE        | SOT-23       | DBV                | 5    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | RAZ                     | Samples |
| OPA314AIDCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | SAA                     | Samples |
| OPA314AIDCKT     | ACTIVE        | SC70         | DCK                | 5    | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | SAA                     | Samples |
| OPA4314AIPW      | ACTIVE        | TSSOP        | PW                 | 14   | 90             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | OPA4314                 | Samples |
| OPA4314AIPWR     | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 125   | OPA4314                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.



#### www.ti.com

# PACKAGE OPTION ADDENDUM

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA2314, OPA314, OPA4314 :

- Automotive : OPA2314-Q1, OPA314-Q1, OPA4314-Q1
- Enhanced Product : OPA2314-EP

NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

www.ti.com

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA2314AIDGKR               | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2314AIDGKR               | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| OPA2314AIDR                 | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2314AIDRBR               | SON             | DRB                | 8  | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| OPA2314AIDRBT               | SON             | DRB                | 8  | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| OPA314AIDBVR                | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA314AIDBVT                | SOT-23          | DBV                | 5  | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA314AIDCKR                | SC70            | DCK                | 5  | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| OPA4314AIPWR                | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Nov-2024



| All ultrensions are norminal |              |                 |      |      |             |            |             |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| OPA2314AIDGKR                | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA2314AIDGKR                | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA2314AIDR                  | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA2314AIDRBR                | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| OPA2314AIDRBT                | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA314AIDBVR                 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| OPA314AIDBVT                 | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| OPA314AIDCKR                 | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| OPA4314AIPWR                 | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

5-Nov-2024

## TUBE



# - B - Alignment groove width

#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA2314AID   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2314AIDGK | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| OPA4314AIPW  | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |

# D0008A



# **PACKAGE OUTLINE**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **DCK0005A**



# **PACKAGE OUTLINE**

# SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



### **DCK0005A**

## **EXAMPLE BOARD LAYOUT**

#### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
 Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### DCK0005A

## **EXAMPLE STENCIL DESIGN**

#### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **PW0014A**



#### **PACKAGE OUTLINE**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



#### PW0014A

## **EXAMPLE BOARD LAYOUT**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### PW0014A

## **EXAMPLE STENCIL DESIGN**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **DBV0005A**



#### **PACKAGE OUTLINE**

#### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



## DBV0005A

## **EXAMPLE BOARD LAYOUT**

#### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### DBV0005A

## **EXAMPLE STENCIL DESIGN**

#### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **DGK0008A**



### **PACKAGE OUTLINE**

#### VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



### DGK0008A

## **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

## **EXAMPLE STENCIL DESIGN**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



#### DRB0008B



#### **PACKAGE OUTLINE**

#### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



### **DRB0008B**

## **EXAMPLE BOARD LAYOUT**

#### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



#### **DRB0008B**

## **EXAMPLE STENCIL DESIGN**

#### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司